# Flexible 4 K x 2 K Channel Digital Switch with H.110 Interface and 1 K x 1 K Local Switch Data Sheet #### **Features** - 4,096 x 2,048 blocking switching between backplane and local streams - 1,024 x 1,024 non-blocking switching between local streams - 2,048 x 2,048 non-blocking switching between backplane streams - Rate conversion between backplane and local streams - Backplane interface accepts data rates of 8.192 Mbps or 16.384 Mbps - Local interface accepts data rates of 2.048 Mbps, 4.096 Mbps or 8.192 Mbps on a per group basis - Meets all the key H.110 mandatory signal requirements including timing - Per-channel variable or constant throughput delay - Per-stream input delay, programmable for local streams on a per bit basis - Per-stream output advancement, programmable for backplane and local streams - Per-channel direction control for backplane streams and local streams - Per-channel message mode for backplane and local streams - Per-channel high impedance output control for backplane and local streams - Compatible to Stratum 4 Enhanced clock switching standard - Integrated PLL conforms to Telcordia GR-1244-CORE Stratum 4 Enhanced switching standard - Holdover Mode with holdover frequency stability of 0.07 ppm - Jitter attenuation from 1.52 Hz. - Time interval error (TIE) correction - Master and Slave mode operation - Non-multiplexed microprocessor interface - Connection memory block-programming for fast device initialization January 2006 #### **Ordering Information** ZL50030GAC 220 Ball PBGA Trays ZL50030GAG2 220 Ball PBGA\*\* Trays \*Pb Free Tin/Silver/Copper -40°C to +85°C - Pseudo-Random Binary Sequence (PRBS) pattern generation and testing for backplane and local streams - Conforms to the mandatory requirements of the IEEE-1149.1 (JTAG) standard - 3.3 V operation with 5 V tolerant inputs and I/O's - 5 V tolerant PCI driver on CT-Bus I/O's #### **Applications** - Carrier-grade VoIP Gateways - IP-PBX and PABX - · Intregrated Access Devices - Access Servers - CTI Applications/CompactPCI<sup>®</sup> Platforms - H.110, H.100, ST-BUS and proprietary Backplane Applications #### **Description** The ZL50030 Digital Switch provides switching capacities of 4,096 x 2,048 channels between backplane and local streams, 1,024 x 1,024 channels among local streams, and 2,048 x 2,048 channels among backplane streams. The local connected serial inputs and outputs have 32, 64 and 128 64 kbps channels per frame with data rates of 2.048, 4.096 and 8.192 Mbps respectively. The backplane connected serial inputs and outputs have 128 and 256 64 kbps channels per frame with data rates of 8.192 and 16.384 Mbps respectively. The device has features that are programmable on a per-stream or a per-channel basis including message mode, input delay offset, output advancement offset, and direction control. Zarlink Semiconductor US Patent No. 5,602,884, UK Patent No. 0772912, France Brevete S.G.D.G. 0772912; Germany DBP No. 69502724.7-08 The ZL50030 supports all three of the H.110 specification required clocking modes: Primary Master, Secondary Master and Slave. Figure 1 - Functional Block Diagram # **Changes Summary** The following table captures the changes from the March 2004 issue. | Page | Item | Change | |--------|-------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 27, 47 | Section 17.2 and Table 20 | Added description clarifying that the MTIE reset must be set when the device is in the slave mode. | | 49 | Table 21 | Added MRST (bit 10) in Mode Selection table. | | 29, 30 | Section 17.7 and Section 18.1 | Deleted the intrinsic jitter descriptions in Section 17.7 and Section18.1, and replaced them with Table "AC Electrical Characteristics - Output Clock Jitter Generation (Unfiltered). | | 57 | "AC Electrical Characteristics† -<br>Output Frame Pulse and Output<br>Clock Timing" | The parameter Delta, $\Delta,$ is replaced by actual numbers in all tables. | | 56 | "AC Electrical Characteristics† - Input Frame Pulse and Input Clock Timing" | The Phase Correction, φ, is replaced by actual numbers. | | 65, 67 | | | # Pinout Diagram (as viewed through top of package) | | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 8 | 9 | 10 | 11 | 12 | 13 | 14 | 15 | 16 | | |---|------------|-------------|-------------|-------------|-------------|-------------|-------------|-------------|--------------|--------------|-------------|-------------|-------------|--------------|-------------|----------------|---| | Α | BSTio 5 | BSTio<br>13 | BSTio<br>17 | BSTio<br>19 | BSTio<br>22 | BSTio<br>23 | BSTio<br>25 | BSTio<br>26 | BSTio<br>28 | BSTio<br>29 | LSTio<br>0 | LSTio<br>1 | LSTio<br>2 | LSTio<br>3 | LSTio<br>4 | LSTio<br>5 | A | | В | BSTio<br>4 | BSTio<br>12 | BSTio<br>16 | BSTio<br>18 | BSTio<br>20 | BSTio<br>21 | BSTio<br>24 | BSTio<br>27 | BSTio<br>30 | BSTio<br>31 | PCI_OE | LSTio<br>6 | LSTio<br>7 | LSTio<br>8 | LSTio<br>11 | LSTio<br>12 | В | | С | BSTio<br>3 | BSTio<br>11 | BSTio<br>14 | NC LSTio<br>13 | LSTio<br>14 | LSTio<br>15 | С | | D | BSTio<br>2 | BSTio<br>10 | BSTio<br>15 | | | | | | | | | NC | LSTio<br>10 | LSTio<br>9 | D | | | | Е | BSTio<br>1 | BSTio<br>9 | BSTio<br>8 | | VDD_5V | VDD_5V | VDD | VDD | VDD | VDD | VDD | VDD | | NC | NC | FAIL_A | Е | | F | BSTio 0 | BSTio<br>6 | BSTio<br>7 | | VDD_5V | VDD | GND | GND | GND | GND | VDD | VDD | | NC | NC | B_<br>ACTIVE | F | | G | D12 | D14 | D13 | | VDD_5V | GND | GND | GND | GND | GND | GND | VDD | | NC | NC | A_<br>ACTIVE | G | | Н | D9 | D15 | DTA | | VDD | GND | GND | GND | GND | GND | GND | VDD | | NC | NC | ODE | Н | | J | D8 | D10 | D11 | | VDD | GND | GND | GND | GND | GND | GND | VDD | | NC | NC | FAIL_B | J | | K | D7 | D5 | D6 | | VDD | GND | GND | GND | GND | GND | GND | VDD | | NC | C8_A<br>_IO | FRAME<br>_A_IO | K | | L | D3 | D4 | D2 | | VDD | VDD | VDD | GND | VSS_<br>APLL | VDD | VDD | VDD | | NC | C8_B<br>_IO | FRAME<br>_B_IO | L | | М | D1 | D0 | CS | | VDD | NC | NC | NC | NC | VDD_<br>APLL | NC | VDD | | NC | CTREF1 | CTREF2 | М | | N | DS | R/W | NC | | | | | | | | | | | PRI_<br>LOS | NREFo | ST_<br>CKo0 | N | | Р | A13 | A12 | A11 | A10 | A1 | RESET | IC_GND | IC_<br>OPEN | IC_<br>OPEN | ST<br>CKo1 | IC_<br>OPEN | IC_<br>OPEN | SEC_<br>LOS | FAIL_<br>PRI | C20i | ST<br>FPo0 | Р | | R | A9 | A8 | A7 | A6 | A0 | TDo | TRST | IC_<br>OPEN | IC_<br>OPEN | IC_<br>OPEN | IC_<br>OPEN | IC_<br>OPEN | IC_GND | C1M5o | LREF0 | LREF1 | R | | T | A5 | A4 | А3 | A2 | TMS | TCK | TDi | ST<br>FPo1 | IC_GND | IC_<br>OPEN | C32/64o | IC_GND | IC_GND | FAIL_<br>SEC | LREF3 | LREF2 | Т | | | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 8 | 9 | 10 | 11 | 12 | 13 | 14 | 15 | 16 | • | A1 corner identified by metalized marking. ## **Pin Description** | PBGA<br>Ball Number | Name | Description | |--------------------------------------------------------------------------------------------------------------------------------------------------|----------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | E7, E8, E9, E10,<br>E11, E12, F6,<br>F11, F12, G12,<br>H5, H12, J5, J12,<br>K5, K12, L5, L6,<br>L7, L10, L11, L12,<br>M5, M12 | V <sub>DD</sub> | +3.3 Volt Power Supply | | E5, E6, F5, G5 | V <sub>DD5V</sub> | <b>+5.0 V/+3.3 V Power Supply</b> . If 5 V power supply is tied to these pins, BSTio0-31 pins will meet 5 V PCI requirements. If 3.3 V power supply is tied to these pins, BSTio0-31 pins will meet 3.3 V PCI requirements. | | F7, F8, F9, F10,<br>G6, G7, G8, G9,<br>G10, G11, H6, H7,<br>H8, H9, H10, H11,<br>J6, J7, J8, J9,<br>J10, J11, K6, K7,<br>K8, K9, K10, K11,<br>L8 | V <sub>SS</sub> | Ground | | M10 | V <sub>DD_APLL</sub> | +3.3 Volt Analog PLL Power Supply. No special filtering is required for this pin. | | L9 | V <sub>SS_APLL</sub> | Analog PLL Ground | | P6 | RESET | <b>Device Reset (5 V Tolerant Input).</b> This input (active low) puts the device in its reset state; this state clears the device's internal counters and registers. To ensure proper reset action, the reset pin must be low for longer than 400ns. To ensure proper operation, a delay of 100μs must be applied before the first microprocessor access is performed after the RESET pin is set high. The device reset also tristates LSTio0-15 and BSTio0-31. When in a RESET condition, the C8_A_io, FRAME_A_io, C8_B_io, and FRAME_B_io signals are tri-stated. | | F1, E1, D1, C1,<br>B1, A1, F2, F3,<br>E3, E2, D2, C2,<br>B2, A2, C3, D3 | BSTio0-15 | Backplane Serial Input/Output Streams 0 - 15 (5 V Tolerant PCI I/Os). In H.110 mode, these pins accept or output (selectable on a per channel basis) serial TDM data streams at 8.192 Mbps with 128 channels per stream. In the 16 Mbps mode, these pins accept or output serial TDM data streams at 16.384 Mbps with 256 channels per stream. | | B3, A3, B4, A4,<br>B5, B6, A5, A6,<br>B7, A7, A8, B8,<br>A9, A10, B9, B10 | BSTio16 - 31 | Backplane Serial Input/Output Streams 16 - 31 (5 V Tolerant PCI I/Os). In H.110 mode, these pins accept or output (selectable on a per channel basis) serial TDM data streams at 8.192 Mbps with 128 channels per stream. In the 16 Mbps mode, these pins are tristated internally and should be connected to ground. | | A11, A12, A13,<br>A14 | LSTio0-3 | Group 0 Local Serial Bi-directional Streams 0 - 3 (5 V Tolerant I/Os). In 2 Mbps, 4 Mbps or 8 Mbps mode, these pins accept or output (selectable on a per channel basis) data rates of 2.048, 4.096 or 8.192 Mbps with 32, 64 or 128 channels per stream respectively. | ## Pin Description (continued) | PBGA<br>Ball Number | Name | Description | | | |-----------------------|--------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--| | A15, A16, B12,<br>B13 | LSTio4 - 7 | Group 1 Local Serial Bi-directional Streams 4 - 7 (5 V Tolerant I/Os). In 2 Mbps, 4 Mbps or 8 Mbps mode, these pins accept or output (selectable on a per channel basis) data rates of 2.048, 4.096 or 8.192 Mbps with 32, 64 or 128 channels per stream respectively. | | | | B14, D16, D15,<br>B15 | LSTio8 - 11 | Group 2 Local Serial Bi-directional Streams 8 - 11 (5 V Tolerant I/Os). In 2 Mbps, 4 Mbps or 8 Mbps mode, these pins accepts or output (selectable on a per channel basis) data rates of 2.048, 4.096 or 8.192 Mbps with 32, 64 or 128 channels per stream respectively. | | | | B16, C14, C15,<br>C16 | LSTio12 - 15 | Group 3 Local Serial Bi-directional Streams 12 - 15 (5 V Tolerant I/Os). In 2 Mbps, 4 Mbps or 8 Mbps mode, these pins accept or output (selectable on a per channel basis) data rates of 2.048, 4.096 or 8.192 Mbps with 32, 64 or 128 channels per stream respectively. | | | | H16 | ODE | Output Drive Enable (5 V Tolerant Input). When this pin is low, LSTio0-15, BSTio0-31, C1M5o, C32/64o, ST_CKo0, ST_CKo1, ST_FPo0 and ST_FPo1 outputs are all in high-impedance state. When ODE is high all of the aforementioned pins are active. | | | | P15 | C20i | Master Clock (5 V Tolerant Input). This pin accepts a 20.000 MHz clock. | | | | K15 | C8_A_io | Clock A (5 V Tolerant I/O). This is an 8.192 MHz clock with 50% duty cycle. | | | | K16 | FRAME_A_io | Frame Reference A (5 V Tolerant I/O). This is a 122ns wide, negative pulse, with 125us period. | | | | G16 | A_Active | A Clock Active Indicator (5 V Tolerant Output): This pin indicates whether the C8_A_io and the FRAME_A_io pins are inputs or outputs. When Bit 13 of the DOM1 register is low, this pin drives low and the C8_A_io and FRAME_A_io output drivers are disabled. When Bit 13 of the DOM1 register is high, this pin drives high and the C8_A_io and FRAME_A_io output drivers are enabled. | | | | L15 | C8_B_io | Clock B (5 V Tolerant I/O). This is an 8.192 MHz clock with 50% duty cycle. | | | | L16 | FRAME_B_io | Frame Reference B (5 V Tolerant I/O). This is a 122 ns wide, negative pulse, with 125us period. | | | | F16 | B_Active | B Clock Active Indicator (5 V Tolerant Output): This pin indicates whether the C8_B_io and the FRAME_B_io pins are inputs or outputs. When Bit 14 of the DOM1 register is low, this pin drives low and the C8_B_io and FRAME_B_io output drivers are disabled. When Bit 14 of the DOM1 register is high, this pins drives high and the C8_B_io and FRAME_B_io output drivers are enabled. | | | | E16 | FAIL_A | A Failure (Output). When the C8_A_io or the FRAME_A_io signal fails, this signal goes to high. | | | | J16 | FAIL_B | <b>B Failure (Output).</b> When the C8_B_io or the FRAME_B_io signal fails, this signal goes to high. | | | | M15 | CTREF1 | CT-Bus Reference 1 (5 V Tolerant Input). This pin accepts 8 kHz, 1.544 MHz or 2.048 MHz network timing reference. | | | ## Pin Description (continued) | PBGA<br>Ball Number | Name | Description | | |-----------------------|-----------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | M16 | CTREF2 | CT-Bus Reference 2 (5 V Tolerant Input). This pin accepts 8 kHz, 1.544 MHz or 2.048 MHz network timing reference. | | | R15, R16, T16,<br>T15 | LREF0 - 3 | Local Reference (5 V Tolerant Inputs). These pins accept 8 kHz, 1.544 MHz or 2.048 MHz local timing reference. | | | N15 | NREFo | <b>Network Reference Output (Output).</b> Any local reference can be switched to this output. The output data rate can be either the same as the selected reference input data rate or divided to be 8 kHz. | | | N14 | PRI_LOS | <b>Primary Reference Lost (5 V Tolerant Input).</b> When this signal is high, it indicates that PRIMARY REFERENCE is not valid. Combined with SEC_LOS input, this input pin is used in the External Reference Switching Mode of the DPLL. | | | P13 | SEC_LOS | Secondary Reference Lost (5 V Tolerant Input). When this signal is high, it indicates that SECONDARY REFERENCE is not valid. Combined with the PRI_LOS input, this input pin is used in the External Reference Switching Mode of the DPLL. | | | P14 | FAIL_PRI | <b>Primary Reference Failure (5 V Tolerant Output)</b> . This pin reflects the logic status of the PLS bit of the DPLL House Keeping Register (DHKR). When the primary reference fails, this signal goes to 1. | | | T14 | FAIL_SEC | Secondary Reference Failure (5 V Tolerant Output). This pin reflects the logic status of the SLS bit of the DPLL House Keeping Register (DHKR). When the secondary reference fails, this signal goes to 1. | | | T11 | C32/64o | C32/64o Clock (5 V Tolerant Output). A 32.768 MHz output clock when the DPLL Clock Monitor register bit (CKM) is low. A 65.536 MHz clock when the DPLL Clock Monitor register bit (CKM) is high. | | | R14 | C1M5o | C1.50 Clock (5 V Tolerant Output). A 1.544 MHz output clock. | | | P16 | ST_FPo0 | ST-BUS Frame Pulse Output (5 V Tolerant Output). The width of this output ST-BUS frame pulse can be 244 ns, 122 ns or 61 ns. The frequency is 8 kHz. | | | N16 | ST_CKo0 | ST-BUS Clock Output (5 V Tolerant Output). The frequency of this output ST-BUS clock can be 4.096 MHz, 8.192 MHz or 16.384 MHz. | | | Т8 | ST_FPo1 | ST-BUS Frame Pulse Output (5 V Tolerant Output). The width of this output ST-BUS frame pulse can be 244 ns, 122 ns or 61 ns. The frequency is 8 kHz. | | | P10 | ST_CKo1 | ST-BUS Clock Output (5 V Tolerant Output). The frequency of this output ST-BUS clock can be 4.096 MHz, 8.192 MHz or 16.384 MHz. | | | M3 | CS | Chip Select (5 V Tolerant Input). This active low input is used by the microprocessor to access the microport. | | | N1 | DS | Data Strobe (5 V Tolerant Input). This active low input works in conjunction with CS to initiate the read and write cycles. | | | N2 | R/W | <b>Read/Write (5 V Tolerant Input).</b> This input controls the direction of the data bus lines (D0 - D15) during the microprocessor access. | | ## Pin Description (continued) | | - | | | |--------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | PBGA<br>Ball Number | Name | Description | | | R5, P5, T4, T3,<br>T2, T1, R4, R3,<br>R2, R1, P4, P3,<br>P2, P1 | A0 - A13 | Address 0 - 13 (5 V Tolerant Inputs). These are the address lines to the internal memories and registers. | | | M2, M1, L3, L1,<br>L2, K2, K3, K1,<br>J1, H1, J2, J3,<br>G1, G3, G2, H2 | D0 - D15 | Data Bus 0 - 15 (5 V Tolerant I/Os). These pins form the 16-bit data bus of the microport. | | | НЗ | DTA | <b>Data Transfer Acknowledge (5 V Tolerant Output)</b> . This active low output indicates that a data bus transfer is completed. A pull-up resistor is required to hold a high level. | | | B11 | PCI_OE | <b>PCI Output Enable (3.3 V Tolerant Input)</b> . This active low input is the control signal used to tristate the BSTio0 - 31 pins during hot-swapping. During normal operation this signal should be low. | | | P7, R13, T9, T12,<br>T13 | IC_GND | <b>Internal Connection.</b> These pins <b>MUST</b> be connected to ground for normal operation. | | | P8, P9, P11, P12,<br>R8, R9, R10, R11,<br>R12, T10 | IC_OPEN | Internal Connection. These pins MUST be left open for normal operation. | | | C4, C5, C6, C7,<br>C8, C9, C10, C11,<br>C12, C13, D14,<br>E14, E15, F14,<br>F15, G14, G15,<br>H14, H15, J14,<br>J15, K14, L14,<br>M6, M7, M8, M9,<br>M11, M14, N3, | NC | No Connection. These pins MUST be left unconnected for normal operation. | | | T7 | TDi | <b>Test Serial Data In (3.3 V Input with Internal pull-up)</b> . JTAG serial test instructions and data are shifted in on this pin. This pin is pulled high by an internal pull-up when not driven. | | | R6 | TDo | <b>Test Serial Data Out (3.3 V Tolerant Tri-state Output)</b> . JTAG serial data is output on this pin on the falling edge of TCK. This pin is held in high impedance state when JTAG is not enabled. | | | T6 | TCK | Test Clock (5 V Tolerant Input). Provides the clock to the JTAG test logic. This pin should be low when JTAG is not enabled. | | | R7 | TRST | <b>Test Reset (3.3 V Input with Internal pull-up).</b> Asynchronously initializes the JTAG TAP Controller by putting it in the Test-Logic-Reset state. This pin should be pulled low to ensure that the ZL50030 is in normal functional mode. | | | T5 | TMS | Test Mode Select (5 V-Tolerant Input with Enabled Internal Pull-up) JTAG signal that controls the state transitions of the TAP controller. This pin is pulled high by an internal pull-up resistor when it is not driven. | | # **Table of Contents** | 1.0 Device Overview | 13 | |-------------------------------------------------------|----| | 2.0 Functional Description | 13 | | 3.0 Frame Alignment Timing | 13 | | 4.0 Switching Configuration | 14 | | 4.1 Backplane Interface | 14 | | 4.2 Local Interface | 14 | | 5.0 Local Input Delay Selection | 16 | | 6.0 Output Advancement Selection | 16 | | 7.0 Local Output Timing Considerations | 16 | | 8.0 Memory Block Programming | | | 9.0 Delay Through the ZL50030 | | | 9.1 Variable Delay Mode | | | 9.2 Constant Delay Mode | | | 10.0 Microprocessor Interface | 18 | | 10.1 DTA Data Transfer Acknowledgment Pin | | | 11.0 Address Mapping of Memories and Registers | | | 12.0 Backplane Connection Memory | | | 13.0 Local Connection Memory | | | 14.0 Bit Error Rate Test | | | 15.0 DPLL | | | 15.1 ZL50030 Modes of Operation | | | 15.1.1 Primary Master Mode. | | | 15.1.2 Secondary Master Mode | | | 15.1.3 Slave Mode | | | 16.0 DPLL Functional Description | 23 | | 16.1 Reference Select and Frequency Mode MUX Circuits | | | 16.2 PRI and SEC MUX Circuits | 24 | | 16.3 Frame Select MUX | | | 16.4 CT Clock and Frame Monitor Circuits | | | 16.5 Reference Monitor Circuits | | | 16.6 State Machine Circuit | | | 16.7 Modes of Operation | | | 16.7.2 Holdover Mode. | | | 16.7.3 Freerun Mode. | | | 17.0 Phase Locked Loop (PLL) Circuit | | | 17.1 Skew Control | | | 17.2 Maximum Time Interval Error (MTIE) | | | 17.3 Phase Detector | | | 17.4 Phase Offset Adder | | | 17.5 Phase Slope Limiter | | | 17.6 Loop Filter | | | 17.7 Digitally Controlled Oscillator (DCO) | | | 17.8 Divider | | | 17.9 Frequency Select MUX Circuit | | | 18.0 Measures of DPLL Performance | | | 18.1 Intrinsic Output Jitter | | | 18.3 Jitter Transfer | | | 18.4 Frequency Accuracy | | | | | # ZL50030 # **Table of Contents** | 18.5 Holdover Frequency Stability | 32 | |-----------------------------------------|----| | 18.6 Locking Range | 32 | | 18.7 Phase Slope | 33 | | 18.8 Maximum Time Interval Error (MTIE) | | | 18.9 Phase Lock Time | | | 19.0 Initialization of the ZL50030 | 33 | | 20.0 JTAG Support | 34 | | 20.1 Test Access Port (TAP) | | | 20.2 Instruction Register | | | 20.3 Test Data Register | 34 | | 20.4 BSDL | 35 | | 21.0 Register Descriptions | 35 | | 22.0 DC/AC Electrical Characteristics | | | 23.0 Trademarks | 71 | # ZL50030 # **List of Figures** | Figure 1 - Functional Block Diagram | 2 | |------------------------------------------------------------------------------------------------------|------| | Figure 2 - CT-Bus Timing for 8 Mbps Backplane Data Streams | . 13 | | Figure 3 - ST-BUS Timing for 16 Mbps Backplane Data Streams | . 14 | | Figure 4 - Block Programming Data in the Connection Memories | . 17 | | Figure 5 - Typical Timing Control Configuration | . 22 | | Figure 6 - DPLL Functional Block Diagram | . 23 | | Figure 7 - State Machine Diagram | | | Figure 8 - Block Diagram of the PLL Module | . 27 | | Figure 9 - Skew Control Circuit Diagram | | | Figure 10 - DPLL Jitter Transfer Function Diagram - wide range of frequencies | | | Figure 11 - Detailed DPLL Jitter Transfer Function Diagram | | | Figure 12 - Local Input Bit Delay Timing | | | Figure 13 - Example of Backplane Output Advancement Timing | | | Figure 14 - Local Output Advancement Timing | | | Figure 15 - Backplane Frame Pulse Input and Clock Input Timing Diagram | . 56 | | Figure 16 - Backplane Frame Pulse Output and Clock Output Timing Diagram (in Primary Master Mode and | | | Secondary Master Mode) | | | Figure 17 - Backplane Frame Pulse Input and Clock Input Timing Diagram | | | Figure 18 - Reference Input Timing Diagram when the input frequency = 8 kHz | | | Figure 19 - Reference Input Timing Diagram when the input frequency = 2.048 MHz | | | Figure 20 - Reference Input Timing Diagram when the input frequency = 1.544 Hz | | | Figure 21 - Reference Output Timing Diagram when (DIV1, DIV0) = (0, 0) in DOM2 Register | | | Figure 22 - Reference Output Timing Diagram when (DIV1, DIV0) = (0, 0) in DOM2 Register | | | Figure 23 - Reference Input Timing Diagram when (DIV1, DIV0) = (0, 0) in DOM2 Register | | | Figure 24 - Reference Output Timing Diagram when (DIV1, DIV0) = (1, 0) in DOM2 Register | | | Figure 25 - Reference Output Timing Diagram when (DIV1, DIV0) = (0, 1) in DOM2 Register | | | Figure 26 - Local Clock Timing Diagram when ST_CKo0/1 frequency = 4.096 MHz | | | Figure 27 - Local Clock Timing Diagram when ST_CKo0/1 frequency = 8.192 MHz | | | Figure 28 - Local Clock Timing Diagram when ST_CKo frequency = 16.384 MHz | | | Figure 29 - C1M5o Output Clock Timing Diagram | | | Figure 30 - Backplane Serial Stream Timing when the Data Rate is 8 Mbps | | | Figure 31 - Backplane Serial Stream Timing when the Data Rate is 16 Mbps | | | Figure 32 - Local Serial Stream Output Timing | | | Figure 33 - Local Serial Stream Input Timing | | | Figure 34 - Serial Output and External Control | | | Figure 35 - Serial Output and External Control | | | Figure 36 - Output Driver Enable (ODE) | | | Figure 37 - Motorola Non-Multiplexed Bus Timing | | | Figure 38 - JTAG Test Port Timing Diagram | | | Figure 39 - Reset Pin Timing Diagram | . (1 | # ZL50030 # **List of Tables** | Table 1 - Mode Selection for Backplane Streams | 14 | |-----------------------------------------------------------------------------------|------------| | Table 2 - Mode Selection for Local LSTio0 - 3 Streams, Group 0 | 15 | | Table 3 - Mode Selection for Local LSTio4 - 7 Streams, Group 1 | 15 | | Table 4 - Mode Selection for Local LSTio8 - 11 Streams, Group 2 | 15 | | Table 5 - Mode Selection for Local LSTio12 - 15 Streams, Group 3 | 15 | | Table 6 - Address Map For Internal Registers (A13 = 0) | 18 | | Table 7 - Address Map for Memory Locations (A13 = 1) | 20 | | Table 8 - Control Register (CR) Bits | 35 | | Table 9 - Device Mode Selection (DMS) Register Bits | 36 | | Table 10 - Block Programming Mode (BPM) Register Bits | 37 | | Table 11 - Local Input Bit Delay Registers (LIDR0 to LIDR5) Bits | 39 | | Table 12 - Local Input Bit Delay Programming | 39 | | Table 13 - Backplane Output Advancement Registers (BOAR0 to BOAR3) Bit | 41 | | Table 14 - Local Output Advancement Registers (LOAR0 to LOAR1) Bits | 42 | | Table 15 - Local Bit Error Rate Input Selection (LBIS) Register Bits | 43 | | Table 16 - Local Bit Error Rate Register (LBERR) Bits | 43 | | Table 17 - Backplane Bit Error Rate Input Selection (BBIS) Register Bits | 43 | | Table 18 - Backplane Bit Error Rate Register (BBERR) Bits | 44 | | Table 19 - DPLL Operation Mode (DOM1) Register Bits | 44 | | Table 20 - DPLL Operation Mode (DOM2) Register Bits | 47 | | Table 21 - ZL50030 Mode Selection - By Programming DOM1 and DOM2 Registers | 49 | | Table 22 - DPLL Output Adjustment (DPOA) Register Bits | <b>5</b> 0 | | Table 23 - DPLL House Keeping (DHKR) Register Bits | 50 | | Table 24 - Backplane Connection Memory Bits | 51 | | Table 25 - BSAB and BCAB Bits Usage when Source Stream is from the Local Port | 52 | | Table 26 - BSAB and BCAB Bits Usage when Source Stream is from the Backplane Port | 52 | | Table 27 - Local Connection Memory Bits | 53 | | Table 28 - LSAB and LCAB Bits Usage when Source Stream is from the Backplane Port | 54 | | Table 20 - LSAR and LCAR Rits Usage when Source Stream is from the Local Port | 54 | #### 1.0 Device Overview The ZL50030 can switch up to $4,096 \times 2,048$ channels while providing a rate conversion capability. It is designed to switch 64 kbps PCM or N X 64 kbps data between the backplane and local switching applications. The device maintains frame integrity in data applications and minimum throughput delay for voice applications on a per-channel basis. The backplane interface can operate at 8.192 Mbps in CT-Bus mode or 16.384 Mbps in ST-BUS mode and is arranged in 125 $\mu$ s wide frames that contain 128 or 256 channels respectively. A built-in rate conversion circuit allows users to interface between the backplane and the local interface which operates at 2.048 Mbps, 4.096 Mbps or 8.192 Mbps. By using Zarlink's message mode capability, the microprocessor can access input and output time slots on a per channel basis. This feature is useful for transferring control and status information for external circuits or other TDM devices. #### 2.0 Functional Description A Functional Block Diagram of the ZL50030 is shown in Figure 1 on page 2. It is designed to interface CT-Bus and ST-BUS serial streams from a backplane source and ST-BUS serial streams from a local source. #### 3.0 Frame Alignment Timing In the ST-BUS or the CT-Bus mode, the C8\_A\_io or C8\_B\_io pin accepts an 8.192 MHz clock for the frame pulse alignment. The FRAME\_A\_io or FRAME\_B\_io is the frame pulse signal which goes low at the frame boundary for 122 ns. The frame boundary is defined by the rising edge of the C8\_A\_io or C8\_B\_io clock during the low cycle of the frame pulse. Figure 2 shows the CT-Bus timing for the backplane 8.192 Mbps data streams and Figure 3 shows the ST-BUS timing for the 16.384 Mbps backplane data streams. Figure 2 - CT-Bus Timing for 8 Mbps Backplane Data Streams Figure 3 - ST-BUS Timing for 16 Mbps Backplane Data Streams #### 4.0 Switching Configuration The device has two operation modes at different data rates for the backplane interface and three operation modes for the local interface. These modes can be programmed via the Device Mode Selection (DMS) register. Mode selections between the backplane and local interfaces are independent. #### 4.1 Backplane Interface The backplane interface can be programmed to accept data streams of 8 Mbps or 16 Mbps. When H.110 mode is enabled, BSTio0 to BSTio31 have a data rate of 8.192 Mbps. When ST-BUS mode is enabled, BSTio0 to BSTio15 have a data rate of 16.384 Mbps; BSTio16 to BSTio31are tristated internally and should be connected to ground. Table 1 describes the data rates and mode selections for the backplane interface. | BMS bit of the DMS Register | Modes | Backplane Interface | |-----------------------------|-------------|---------------------| | 0 | 8.192 Mbps | BSTio0 - 31 | | 1 | 16.384 Mbps | BSTio0 - 15 | Table 1 - Mode Selection for Backplane Streams #### 4.2 Local Interface The local side of the ZL50030 is divided up into 4 groups. Group 0 contains LSTio0-3, Group 1 contains LSTio4-7, Group 2 contains LSTio8-11 and Group 3 contains LSTio12-15. Each group can be selected to operate in one of three data rates, 2.048 Mbps, 4.094 Mbps and 8.192 Mbps. The per-group data rate is selected through the Device Mode Selection (DMS) register. Streams belonging to the same group have the same operation at the same data rate. See Table 2 on page 15 for a description of the data rates and mode selection for the local ST-BUS interface. | DMS Reg | ister Bits | Modes | Usable Streams | |---------|------------|------------|----------------| | LG01 | LG00 | Wiodes | Usable Streams | | 0 | 0 | 8.192 Mbps | | | 0 | 1 | 4.096 Mbps | LSTio0 - 3 | | 1 | 0 | 2.048 Mbps | | | 1 | 1 | Reserved | | Table 2 - Mode Selection for Local LSTio0 - 3 Streams, Group 0 | DMS Reg | ister Bits | Modes | Usable Streams | |---------|------------|------------|----------------| | LG11 | LG10 | Wiodes | Usable Streams | | 0 | 0 | 8.192 Mbps | | | 0 | 1 | 4.096 Mbps | LSTio4 - 7 | | 1 | 0 | 2.048 Mbps | LOTIO+ 7 | | 1 1 | | Reserved | | Table 3 - Mode Selection for Local LSTio4 - 7 Streams, Group 1 | DMS Re | gister Bits | Modes | Llooble Stroome | | | | | |--------|-------------|------------|-----------------|--|--|--|--| | LG21 | LG20 | ivioues | Usable Streams | | | | | | 0 | 0 | 8.192 Mbps | | | | | | | 0 | 1 | 4.096 Mbps | LSTio8 - 11 | | | | | | 1 | 0 | 2.048 Mbps | 201.00 | | | | | | 1 | 1 | Reserved | | | | | | Table 4 - Mode Selection for Local LSTio8 - 11 Streams, Group 2 | DMS Reg | jister Bits | Modes | Usable Streams | | | | | |---------|-------------|------------|----------------|--|--|--|--| | LG31 | LG30 | Modes | Usable Streams | | | | | | 0 | 0 | 8.192 Mbps | | | | | | | 0 | 1 | 4.096 Mbps | LSTio12-15 | | | | | | 1 | 0 | 2.048 Mbps | | | | | | | 1 | 1 | Reserved | | | | | | Table 5 - Mode Selection for Local LSTio12 - 15 Streams, Group 3 #### 5.0 Local Input Delay Selection The local input delay selection allows individual local input streams to be aligned and shifted against the input frame pulse (FRAME\_A\_io or FRAME\_B\_io). This feature compensates for the variable path delays in the local interface. Such delays can occur in large centralized and distributed switching systems. Each local input stream can have its own bit delay offset value by programming the local input bit delay selection registers (LIDR0 to LIDR5). See Table 11, "Local Input Bit Delay Registers (LIDR0 to LIDR5) Bits" on page 39, for the contents of these registers. Possible bit adjustment can range up to +7 3/4 bit periods forward with resolution of 1/4 bit period. See Table 12 on page 39 and Figure 12 on page 40 for local input delay programming. #### 6.0 Output Advancement Selection The ZL50030 allows users to advance individual backplane or local output streams with respect to the frame boundary. This feature is useful in compensating for variable output delays caused by various output loading conditions. Each output stream can have its own advancement value programmed by the output advancement registers. The backplane output advancement registers (BOAR0 to BOAR3) are used to program the backplane output advancement. The local output advancement registers (LOAR0 to LOAR1) are used to program the local output advancement. Possible adjustment for local and backplane output data streams is 22.5 ns with a resolution of 7.5 ns. The advancement is independent of the output data rate. Table 13 on page 41 and Figure 13, "Example of Backplane Output Advancement Timing" on page 41, and Table 14 on page 42 and Figure 14, "Local Output Advancement Timing" on page 42 describe the details of the output advancement programming for the backplane and local interfaces respectively. #### 7.0 Local Output Timing Considerations The output data of the ZL50030's local side is slightly advanced with respect to the frame and bit boundary as defined by the local output clocks and frame pulses (ST\_FPo0, ST\_CKo0, ST\_FPo1, ST\_CKo1). The advancement is in the range of 5 ns to 17 ns. Despite this advancement, the ZL50030 will operate within the parameters specified in the datasheet because input data are usually sampled at the 3/4 or 1/2 point of the bit cell. However, the user should be cautious when introducing additional delay to the clock signals only (e.g., by passing them through glue logic, FPGA, or CPLD), which will introduce a few nanoseconds of delay relative to the data. If the clock signal is delayed, data will be advanced from the receiver device's point of view. This may cause errors in sampling the data. Using an example where a 3/4 sampling point is used, there is about 30 ns from the sampling point to the end of the bit cell. With a worst-case of 17 ns advancement, the timing margin will be approximately 13 ns. Any additional delays applied to the local output clocks (ST\_CKo0 and ST\_CKo1) must not exceed 13 ns minus the hold time of the receiving device. Delays applied to both clocks and data equally will not impact the device operation. #### 8.0 Memory Block Programming The ZL50030 block programming mode (BPM) register provides users with the capability of initializing the local and backplane connection memories in two frames. Bit 13 - bit 15 of every backplane connection memory location will be programmed with the pattern stored in bit 6 - bit 8 of the BPM register. Bit 13 - bit 15 of every local connection memory location will be programmed with the pattern stored in bits 3 to 5 of the BPM register. The other bit positions of the backplane connection memory and the local connection memory are loaded with zeros. See Figure 4 on page 17 for the connection memory contents when the device is in block programming mode. The block programming mode is enabled by setting the memory block program (MBP) bit of the Control Register to high. After the block programming enable (BPE) bit of the BPM register is set to high, the block programming data will be loaded into bits 13 to 15 of every backplane connection memory location and bits 13 to 15 of every local connection memory location. The other connection memory bits are loaded with zeros. When the memory block programming is completed, the device resets the BPE bit to low. See Table 10 on page 37 for the bit assignment of the BPM register. Figure 4 - Block Programming Data in the Connection Memories #### 9.0 Delay Through the ZL50030 The switching of information from the input serial streams to the output serial streams results in a throughput delay. The device can be programmed to perform time slot interchange functions with different throughput delay capabilities on a per-channel basis. For voice applications it is recommended to select variable throughput delay to ensure minimum delay between input and output data. In wideband data applications it is recommended to select constant throughput delay to maintain the frame integrity of the information through the switch. The delay through the device varies according to the type of throughput delay selected in the BTM2 - BTM0 bits of the backplane connection memory or LTM0 - LTM2 bits of the local connection memory as described in Table 24 on page 51 and Table 27 on page 53, respectively. #### 9.1 Variable Delay Mode The delay in this mode is dependent only on the combination of source and destination channels and is independent of input and output streams. The minimum delays achievable in the ZL50030 device are 3-channel delay, 5-channel delay, and 10-channel delay for the 2 Mbps, 4 Mbps, and 8 Mbps data rates respectively. The maximum delay is one frame plus 3 channels, one frame plus 5 channels, and one frame plus 10 channels for the 2 Mbps, 4 Mbps and 8 Mbps modes respectively. For the backplane interface, the variable delay mode can be programmed through the backplane connection memory bits, BTM2 - BTM0. When BTM2 - BTM0 are programmed to "000", it is a per-channel variable delay from local input to the backplane output. When BTM2 - BTM0 are set to "010", it is a per-channel variable delay from backplane input to backplane output. For the local interface, the variable delay mode can be programmed through the local connection memory bits, LTM2 - LTM0. When LTM2 - LTM0 are programmed to "000", it is a per-channel variable delay from local input to local output. When LTM2 - LTM0 are set to "010", it is a per-channel variable delay from backplane input to local output. #### 9.2 Constant Delay Mode In this mode, a multiple page data memory buffer is used to maintain frame integrity in all switching configurations such that a channel written during frame N is always read out during frame N+2. For the backplane interface, when BTM2 - BTM0 are programmed to "001", it is a per-channel constant delay mode from local input to backplane output. When BTM2 - BTM0 are set to "011", it is a per-channel constant delay mode from backplane input to backplane output. For the local interface, when LTM2 - LTM0 are programmed to "001", it is a per-channel constant delay mode from local input to local output. When LTM2 - LTM0 are set to "011", it is a per-channel constant delay mode from backplane input to local output. #### 10.0 Microprocessor Interface The ZL50030 provides a parallel microprocessor interface for non-multiplexed bus structures. This interface is compatible with Motorola non-multiplexed bus structures. The required microprocessor signals are the 16-bit data bus (D15-D0), 14-bit address bus (A13-A0) and 4 control lines (CS, DS, R/W and DTA). See Figure 37, "Motorola Non-Multiplexed Bus Timing" on page 70 for the Motorola non-multiplexed bus timing. The ZL50030 microprocessor port provides access to the internal registers, the connection and data memories. All locations provide read/write access except for the Local and Backplane Bit Error Rate registers (LBERR and BBERR) and Data Memory which can only be read by the users. ### 10.1 DTA Data Transfer Acknowledgment Pin The $\overline{DTA}$ pin of the microprocessor is driven LOW by internal logic to indicate that a data bus transfer is completed. When the bus cycle ends, this pin switches to the high impedance state. An external pull-up of between $1k\Omega$ and $10k\Omega$ is required at this output. ### 11.0 Address Mapping of Memories and Registers The address bus on the microprocessor interface selects the internal registers and memories of the ZL50030. If the address bit A13 is low, the registers are addressed by A12 to A0 as shown in Table 6 on page 18. | A13 - A0 | Location | |-------------------------------------------|------------------------------------------------| | 0000 <sub>H</sub> | Control Register, CR | | 0001 <sub>H</sub> | Device Mode Selection Register, DMS | | 0002 <sub>H</sub> | Block Programming Mode Register, BPM | | 0003 <sub>H</sub> | Reserved | | 0004 <sub>H</sub> | Local Input Bit Delay Register 0, LIDR0 | | 0005 <sub>H</sub> | Local Input Bit Delay Register 1, LIDR1 | | 0006 <sub>H</sub> | Local Input Bit Delay Register 2, LIDR2 | | 0007 <sub>H</sub> | Local Input Bit Delay Register 3, LIDR3 | | 0008 <sub>H</sub> | Local Input Bit Delay Register 4, LIDR4 | | 0009 <sub>H</sub> | Local Input Bit Delay Register 5, LIDR5 | | 000A <sub>H</sub><br>to 001B <sub>H</sub> | Reserved | | 001C <sub>H</sub> | Backplane Output Advancement Register 0, BOAR0 | | 001D <sub>H</sub> | Backplane Output Advancement Register 1, BOAR1 | | 001E <sub>H</sub> | Backplane Output Advancement Register 2, BOAR2 | | 001F <sub>H</sub> | Backplane Output Advancement Register 3, BOAR3 | | 0020 <sub>H</sub> | Local Output Advancement Register 0, LOAR0 | | 0021 <sub>H</sub> | Local Output Advancement Register 1, LOAR1 | | 0022 <sub>H</sub><br>to 0026 <sub>H</sub> | Reserved | Table 6 - Address Map For Internal Registers (A13 = 0) | A13 - A0 | Location | |-------------------|----------------------------------------------| | 0027 <sub>H</sub> | Local BER Input Selection Register, LBIS | | 0028 <sub>H</sub> | Local BER Register, LBERR | | 0029 <sub>H</sub> | Backplane BER Input Selection Register, BBIS | | 002A <sub>H</sub> | Backplane BER Register, BBERR | | 002B <sub>H</sub> | DPLL Operation Mode Register 1, DOM1 | | 002C <sub>H</sub> | DPLL Operation Mode Register 2, DOM2 | | 002D <sub>H</sub> | DPLL Output Adjustment Register, DPOA | | 002E <sub>H</sub> | DPLL House Keeping Register, DHKR | Table 6 - Address Map For Internal Registers (A13 = 0) (continued) If A13 is high, the remaining address input lines are used to select the data and connection memory positions corresponding to the serial input or output data streams as shown in Table 7 on page 20. The Control register (CR), the Device Mode Selection register (DMS) and the Block Programming Mode register (BPM) control all the major functions of the device. The DMS and BPM should be programmed immediately after system power up to establish the desired switching configuration. The Control register is used to select Data or Connection Memory for microport operations, ST-BUS output frame and clock modes, and to set Memory Block Programing and Bit Error Rate Testing. The Control register (CR) consists of the memory block programming bit (MBP) and the memory select bits (MS2-0). The memory block programming bit allows users to program the entire connection memory in two frames (see Section 8.0, "Memory Block Programming" on page 16). The memory select bits control the selection of the connection memories or the data memories. See Table 8 on page 35 for contents of the Control register. The DMS register consists of the backplane and the local mode selection bits (BMS, LG31 - LG30, LG21 - LG20, LG11 - LG10 and LG01 - LG00) that are used to enable various switching modes for the backplane and the local interfaces respectively. See Table 9 on page 36 for the content of the DMS register. The BPM register consists of the block programming data bits (LBPD2-0 and BBPD2-0) and the block programming enable bit (BPE). The block programming enable bit allows users to program the entire backplane and local connection memories in two frames (see Section 8.0, "Memory Block Programming" on page 16). If the ODE pin is low, the backplane CT-Bus is in input mode and the local output drivers are in high impedance state. If the ODE pin is high, all the backplane CT-Bus and local ST-BUS I/O drivers are controlled on a per-channel basis by backplane and local connection memories, respectively. By programming BTM2-0 bits to "110" in the backplane connection memory, the user can control the per-channel input (can be used for high impedance) on the backplane interface. For the local interface, users can program LTM2 -0 bits to "110" in the local connection memory to control the per-channel input (can be used for high impedance). See Table 10 on page 37 for the content of the BPM register. | A13 | Stream Address (ST0-31) | | | | | | | | | С | hanne | l Addre | ess (Ch | 10-255 | ) | |----------|-------------------------|-----|-----|----|----|-----------|----|----|----|----|-------|---------|---------|--------|-----------------| | (Note 1) | A12 | A11 | A10 | A9 | A8 | Stream # | A7 | A6 | A5 | A4 | A3 | A2 | A1 | A0 | Channel # | | 1 | 0 | 0 | 0 | 0 | 0 | Stream 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | Ch 0 | | 1 | 0 | 0 | 0 | 0 | 1 | Stream 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | Ch 1 | | 1 | 0 | 0 | 0 | 1 | 0 | Stream 2 | | | | | | | | - | | | 1 | 0 | 0 | 0 | 1 | 1 | Stream 3 | | | | | | | | - | | | 1 | 0 | 0 | 1 | 0 | 0 | Stream 4 | 0 | 0 | 0 | 1 | 1 | 1 | 1 | 0 | Ch 30 | | 1 | 0 | 0 | 1 | 0 | 1 | Stream 5 | 0 | 0 | 0 | 1 | 1 | 1 | 1 | 1 | Ch 31 (Note 2) | | 1 | 0 | 0 | 1 | 1 | 0 | Stream 6 | 0 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | Ch 32 | | 1 | 0 | 0 | 1 | 1 | 1 | Stream 7 | 0 | 0 | 1 | 0 | 0 | 0 | 0 | 1 | Ch 33 | | 1 | 0 | 1 | 0 | 0 | 0 | Stream 8 | | | | | | | | | | | - | | - | - | - | - | - | - | - | - | - | - | - | - | - | | | - | | - | - | - | - | - | 0 | 0 | 1 | 1 | 1 | 1 | 1 | 0 | Ch 62 | | | 0 | 1. | 1 | 1 | 1 | Stream 15 | 0 | 0 | 1 | 1 | 1 | 1 | 1 | 1 | Ch 63 (Note 3) | | - | - | - | - | | | (Note 6). | | | | | | | | | | | | | - | - | - | - | | - | - | - | - | - | - | - | - | • | | - | - | - | - | - | - | - | 0 | 1 | 1 | 1 | 1 | 1 | 1 | 0 | Ch 126 | | - | | - | - | - | - | - | 0 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | Ch 127 (Note 4) | | 1 | 1 | 1 | 0 | 1 | 1 | Stream 27 | - | - | - | - | - | - | - | - | | | 1 | 1 | 1 | 1 | 0 | 0 | Stream 28 | - | - | - | - | - | - | - | - | | | 1 | 1 | 1 | 1 | 0 | 1 | Stream 29 | | - | | | | - | | - | | | 1 | 1 | 1 | 1 | 1 | 0 | Stream 30 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 0 | Ch 254 | | 1 | 1 | 1 | 1 | 1 | 1 | Stream 31 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | Ch 255 (Note 5) | - A13 must be high for access to data and connection memory positions. A13 must be low for access to registers. Channels 0 to 31 are used when serial stream is at 2 Mbps. - 3. Channels 0 to 63 are used when serial stream is at 4 Mbps. 4. Channels 0 to 127 are used when serial stream is at 8 Mbps. - 5. Channels 0 to 255 are used when serial stream is at 16 Mbps. - 6. The local side uses Streams 0 to 15 only while the backplane uses streams 0 to 31. Table 7 - Address Map for Memory Locations (A13 = 1) #### 12.0 **Backplane Connection Memory** The backplane connection memory controls the switching configuration of the backplane interface. Locations in the backplane connection memory are associated with particular BSTio streams. The BTM2 - 0 bits of each backplane connection memory entry allow the per-channel selection from message mode, connection mode (constant delay or variable delay), high impedance mode, or bit error rate test mode. The backplane connection memory is also where the BSTio channels are set to be either inputs or outputs. See Table 24 on page 51 for the per-channel control functions. In the switching mode, the contents of the backplane connection memory stream address bits (BSAB4-0) and channel address bits (BCAB7-0) define the source information (stream and channel) of the time slot that will be switched to the backplane BSTio streams. During message mode, the 8 least significant bits of the backplane connection memory will be transferred to the BSTio pins. #### 13.0 **Local Connection Memory** The local connection memory controls the local interface switching configuration. Locations in the local connection memory are associated with particular LSTio streams. The LTM2 - 0 bits of each local connection memory entry allow the per-channel selection from message mode, connection mode (constant delay or variable delay), high impedance mode, or bit error rate test mode. The local connection memory is also where the LSTio channels are set to be either inputs or outputs. See Table 27 on page 53 for the per-channel control functions. In the switching mode, the contents of the local connection memory stream address bits (LSAB4-0) and the channel address bits (LCAB7-0) define the source information (stream and channel) of the time slot that will be switched to the local LSTio streams. During message mode, only the 8 least significant bits of the local connection memory bits are transferred to the LSTio pins. #### 14.0 Bit Error Rate Test The ZL50030 offers users a Bit Error Rate (BER) test feature for the backplane and the local interfaces. The circuitry of the BER test consists of a transmitter and a receiver on both interfaces that can transmit and receive the BER patterns independently. The transmitter can output a pseudo-random pattern of the form 2<sup>15</sup> - 1 to any channel and any stream within a frame. For the test, users can program the output channel and stream through the backplane or local connection memory and the input channel and stream using Local or Backplane BER Input Selection (BIS) registers. See Table 15 on page 43 and Table 17 on page 43 for the LBIS and the BBIS registers contents, respectively. The receiver receives the BER pattern and does an internal BER pattern comparison. For backplane interface, the comparison result is stored in the Backplane BER register (BBERR). For local interface, the result is stored in the Local BER register (LBERR). #### 15.0 DPLL The Digital Phase Locked Loop (DPLL) accepts selectable 2.048 MHz, 1.544 MHz or 8 kHz input reference signals. It accepts reference inputs from independent sources and provides bit-error-free reference switching. The DPLL meets phase slope and MTIE requirements defined by the Telcordia GR-1244-CORE standard. The DPLL also provides the timing for the rest of the ZL50030 Digital Switch, generating several network clocks with the appropriate quality. Clocks are synchronized to one of two input reference clocks and meet the requirements of the H.110 clock specification. #### 15.1 ZL50030 Modes of Operation The DPLL, and consequently the ZL50030, can, as required by the H.110 standard, operate in three different modes: Primary Master, Secondary Master and Slave. See Figure 5, "Typical Timing Control Configuration" on page 22. To configure the DPLL, there are two Operation Mode registers: DOM1 and DOM2. See Table 19 on page 44 and Table 20 on page 47 for the contents of these registers. In all modes the ZL50030 monitors both the "A Clocks" (C8\_A\_io and FRAME\_A\_io) and the "B Clocks" (C8\_B\_io and FRAME\_B\_io). The Fail\_A and the Fail\_B signals indicate the quality of the "A Clocks" and "B Clocks" respectively. Figure 5 - Typical Timing Control Configuration #### 15.1.1 Primary Master Mode In the Primary Master Mode, the ZL50030 drives the "A Clocks" (C8\_A\_io and FRAME\_A\_io), by locking to the primary reference (PRI\_REF). The PRI\_REF can be provided by one of the locally derived network reference sources (LREF0-3), the CTREF1 input or the CTREF2 input. In this mode the ZL50030 has the ability to monitor the primary reference. If the primary reference becomes unreliable, the device continues driving "A Clocks" in stable Holdover Mode until it makes a Stratum 4 Enhanced compatible switch to the secondary reference (SEC\_REF) for its network timing. The secondary reference can be provided by one of the local network references (LREF0-3), CTREF1 or CTREF2. If the primary reference comes back or recovers, the ZL50030 makes a Stratum 4 Enhanced compatible switch back to the original primary reference and the system returns to normal operation state. If necessary, the ZL50030 can be prevented from switching back to the original primary reference by programming the RPS bit in DOM1 register to give preference to the secondary reference. While in the Primary Master mode, the ZL50030 attenuates jitter and wander above 1.52 Hz from the selected input reference clock and generates all output clocks according to the DPLL jitter transfer function diagram on Figure 10 on page 31 and Figure 11 on page 32. For the Primary Master mode selection, see Table 21, "ZL50030 Mode Selection - By Programming DOM1 and DOM2 Registers" on page 49. #### 15.1.2 Secondary Master Mode In the Secondary Master Mode, the ZL50030 drives the "B Clocks" (C8\_B\_io and FRAME\_B\_io), by locking to the "A Clocks". As required by the H.110 standard, the "B Clocks" are edge-synchronous with the "A Clocks", as long as jitter on the "A Clocks" meets Telcordia GR-1244-CORE specifications. If the "A Clocks" become unreliable, system software is notified and the ZL50030 continues driving the "B Clocks" in stable Holdover Mode until it makes a Stratum 4 Enhanced compatible switch to the secondary reference (SEC\_REF) for its network timing. The secondary reference can be a local network reference (LREF0-3), CTREF1 or CTREF2. If the "A Clocks" cannot recover, the designated secondary master can be promoted to primary master by system software. This promotion will cause the "B Clocks" to assume the role of the "A Clocks". For the Secondary Master mode selection, see Table 21, "ZL50030 Mode Selection - By Programming DOM1 and DOM2 Registers" on page 49. #### 15.1.3 Slave Mode In the Slave Mode, the ZL50030 is phase locked to the "A Clocks". If the "A Clocks" become unreliable, the device goes to stable Holdover Mode until it makes a Stratum 4 Enhanced compatible switch to the "B Clocks". The ZL50030 will perform all required functionality as long as the "A Clocks" and the "B Clocks" conform to the Telcordia GR-1244-CORE jitter specifications. In addition, the device can be used to generate a NREFo reference from its network references, LREF0-3. In most systems NREFo is connected to either CT\_REF1 or CT\_REF2. While the device is in Slave Mode and the "A Clocks" or the "B Clocks" do not recover, the designated slave can be promoted to secondary master by system software. In that case, the network reference can be used as the secondary reference. Table 21 on page 49 shows how to program the DOM1 and DOM2 registers to enable the Slave Mode of the ZL50030. #### 16.0 DPLL Functional Description Figure 6 - DPLL Functional Block Diagram #### 16.1 Reference Select and Frequency Mode MUX Circuits The DPLL accepts two simultaneous reference input signals and operates on their rising edges. Either the primary reference (PRI\_REF) signal or the secondary reference (SEC\_REF) signal can be selected to be the reference signal (REF) to the PLL circuit. The appropriate frequency mode input (either FREQ\_MOD\_PRI or FREQ\_MOD\_SEC) is selected to be the input of the PLL circuit. The selection is done by the State Machine Circuit based on the current state. The FREQ\_MOD\_PRI and the FREQ\_MOD\_SEC are 2-bit wide inputs which reflect the value in the FP1-0 and FS1-0 bits of the DOM1 register. The primary and the secondary references operate independently from each other and can have different frequencies. Switching the reference from one frequency to another does not require the device reset to be applied. Table 19 on page 44 shows input frequency selection for the primary and secondary reference respectively. #### 16.2 PRI and SEC MUX Circuits The DPLL has four different modes to handle reference failure. These modes are selected by the FDM0 and FDM1 bits of the DOM2 Register. If FDM1-0 is '10' then the Primary reference is always used regardless of failures. If FDM1-0 is '11' then the Secondary reference is always used regardless of failures. Otherwise the DPLL operates in one of two failure detection modes: Autodetect or Manual detection mode. When the FDM0 and FDM1 bits are set to low in the DOM2 register ('00'), the DPLL is in the Autodetect Mode. In this mode, the outputs from the Reference Monitor Circuits LOS\_PRI and LOS\_SEC are used by the State Machine Circuit. When the FDM0 bit is set to high and FDM1 bit is set to low ('01'), the DPLL is in the Manual Detection Mode and the LOS\_PRI and LOS\_SEC signals are selected from the PRI\_LOS and SEC\_LOS input pins to be used by the State Machine Circuit. See Table 20 on page 47 for selection of the Failure Detection Modes. #### 16.3 Frame Select MUX When the "A Clocks" or the "B Clocks" are selected as the input reference, an 8.192 MHz clock (either C8\_A\_io or C8\_B\_io) is provided to be the input reference to the PLL circuit. Because the output frame pulse (CT\_FRAME) must be aligned with the selected input frame pulse, the appropriate frame pulse (either FRAME\_A\_io or FRAME B io) is selected in the Frame Select MUX circuit to be the input of the PLL circuit. #### 16.4 CT Clock and Frame Monitor Circuits The CT Clock and Frame Monitor circuits check the period of the C8\_A\_io and the C8\_B\_io clocks and the FRAME\_A\_io and FRAME\_B\_io frame pulses. According to the H.110 specification, the C8 period is 122 ns with a tolerance of +/-35 ns measured between rising edges. If C8 falls outside the range of [87 ns, 157 ns], the clock is rejected and the fail signal (FAIL\_A or FAIL\_B) becomes high. The Frame pulse period is measured with respect to the C8 clock. The frame pulse period must have exactly 1024 C8 cycles. Otherwise, the fail signal (FAIL\_A or FAIL\_B) becomes high. When the CT BUS clock and frame pulse signals return to normal, the FAIL\_A or FAIL\_B signal returns to logic low. #### 16.5 Reference Monitor Circuits There are two Reference Monitor Circuits: one for the primary reference (PRI\_REF) and one for the secondary reference (SEC\_REF). These two circuits monitor the selected input reference signals and detect failures by setting up the appropriate fail outputs (FAIL\_PRI and FAIL\_SEC). These fail signals are used in the Autodetect mode as the LOS\_PRI and LOS\_SEC signals to indicate when the reference has failed. The method of generating a failure depends on the selected reference. When the selected reference frequency is 8.192 MHz ("A Clocks" or "B Clocks"), the fail signals are passed through from the CT Clock and Frame Monitor circuit outputs FAIL\_A and FAIL\_B, and used directly as FAIL\_PRI and FAIL\_SEC, accordingly. For all other reference frequencies (8 kHz, 1.544 MHz and 2.048 MHz), the following checks are performed: - For all references, the "minimum 90 ns" check is done. This is required by the H.110 specifications both low level and high level of the reference must last for minimum 90 ns each. - The "period in the specified range" check is done for all references. The length of the period of the selected input reference is checked to verify if it is in the specified range. For the E1 (2.048 MHz clock) or the T1 (1.544 MHz clock) reference, the period of the clock can vary within the range of 1 +/- 1/4 of the defined clock period which is 488 ns for the E1 clock and 648 ns for T1 clock. For the 8 kHz reference, the variation is from 1 +/- 1/32 period. - If the selected reference is E1 or T1, "64 periods in the specified range" check is done. The selected reference is observed for a long period (64 reference clock cycles) and checked to verify if it is within the specified range from 62 to 66 clock periods. These reference signal verifications include a complete loss or a large frequency shift of the selected reference signal. When the reference signal returns to normal, the LOS PRI and LOS SEC signals will return to logic low. #### 16.6 State Machine Circuit The State Machine handles the reference selection. Depending on REF\_SEL and LOS signals (selection between FAIL\_PRI and PRI\_LOS and between FAIL\_SEC and SEC\_LOS), the state machine selects PRI\_REF or SEC\_REF as the current input reference and dictates the PLL Circuit mode: Normal or Holdover Mode. In the Normal Mode, the DPLL output clocks are locked to the selected input reference (PRI\_REF or SEC\_REF). In the Holdover Mode, the DPLL clocks retain the phase and frequency values they had 32 to 64 ms prior to moving from the Normal to the Holdover Mode. When going from the Holdover to the Normal Mode, the State Machine activates the MTIE circuit and goes through the states MTIE PRI or MTIE SEC to prevent a phase shift of the output clocks during the DPLL reference switch (from PRI\_REF to SEC\_REF and vice versa). The state diagram is given in Figure 7, "State Machine Diagram" on page 25. Figure 7 - State Machine Diagram #### 16.7 Modes of Operation The DPLL can operate in two main modes: Normal and Holdover Mode. Each of these modes has two states: primary or secondary state. The state depends on which reference is currently selected as the preferred reference, PRI\_REF or SEC\_REF. #### 16.7.1 Normal Mode Normal Mode is typically used when a clock source synchronized to the network is required. In the Normal Mode, the DPLL provides timing (C32/64, CT\_C8, C2M and C1M5o) and frame synchronization (CT\_FRAME) signals which are synchronized to one of two input references (PRI\_REF or SEC\_REF). The input reference signal may have a nominal frequency of 8 kHz, 1.544 MHz, 2.048 MHz or 8.192 MHz. From a device reset condition or after reference switch, the DPLL can take up to 50 seconds to phase lock the output signals to the selected input reference signal. #### 16.7.2 Holdover Mode Holdover Mode is typically used for short durations while network synchronization is temporarily disrupted. If the FDM1-0 bits are programmed to '01' in the DOM2 register and the PRI\_LOS and SEC\_LOS pins are high, the DPLL is in the Holdover Mode. The DPLL can also be in the Holdover Mode if the FDM1-0 bits are programmed to '00' and the SLS and PLS bit are observed as '11' in the DPLL House Keeping Register (DHKR). In the Holdover Mode, the DPLL provides timing and synchronization signals which are based on storage techniques and are not locked to an external reference signal. The storage value is determined while the device is in Normal Mode and locked to an external reference signal. When the DPLL is in the Normal Mode and locks to the input reference signal, a numerical value corresponding to the DPLL output reference frequency is stored alternately in two memory locations every 32 ms. When the device is switched into the Holdover Mode, the value in memory from between 32 ms and 64 ms ago is used to set the output frequency of the device. The frequency stability of the Holdover Mode is $\pm 0.07$ ppm, which translates to a worst case 49 frame (125 $\mu$ s) slips in 24 hours. Two factors affect the frequency stability of the Holdover Mode. The first factor is the drift on the frequency of the master clock (C20i) while in the Holdover Mode. Drift on the master clock directly affects the Holdover Mode stability. Note that the absolute master clock stability does not affect the Holdover Frequency stability, only the change in C20i stability while in Holdover. For example, a $\pm 32$ ppm master clock may have a temperature coefficient of $\pm 0.1$ ppm/ °C. So a 10 degree change in temperature, while the DPLL is in the Holdover Mode may result in an additional offset (over the $\pm 0.07$ ppm) in frequency stability of $\pm 1$ ppm, which is much greater than the $\pm 0.07$ ppm of the DPLL. The second factor affecting Holdover frequency stability is large jitter on the reference input prior to the mode switch. #### 16.7.3 Freerun Mode When the DPLL is in the Holdover Mode and the HRST bit of the DOM2 register is pulsed logic high (or held high continuously), the device is in Freerun Mode. In Freerun Mode, the DPLL provides timing and synchronization signals which are based on the frequency of the master clock (C20i) only, and are not synchronized to the reference input signals. The frequency of the output signals is an ideal frequency with the freerun accuracy of -0.03 ppm plus the accuracy of the master clock (i.e., CT C8 has frequency of 8.192 MHz +/- C20i accuracy - 0.03 ppm). Freerun Mode is typically used when a master clock source is required, or immediately following system power-up before network synchronization is achieved. #### 17.0 Phase Locked Loop (PLL) Circuit As shown in Figure 8, "Block Diagram of the PLL Module" on page 27, the PLL module consists of a Skew Control, Maximum Time Interval Error (MTIE), Phase Detector, Phase Offset Adder, Phase Slope Limiter, Loop Filter, Digitally Controlled Oscillator (DCO), Divider and Frequency Select MUX modules. Figure 8 - Block Diagram of the PLL Module #### 17.1 Skew Control The circuit delays a selected reference input with a tapped delay line with seven taps - see Figure 9, "Skew Control Circuit Diagram" on page 27. The maximum delay of the per unit delay element is factored at intervals of 3.5 ns. The tap is selected by the SKEW\_CONTROL bus which is programmed by the SKC2-SKC0 bits of the DPLL Output Adjustment (DPOA) register. The skew of this input will result in a static phase offset which varies from 0 to 7 steps of the maximum delay per unit delay element, between the input and the outputs of the DPLL. Figure 9 - Skew Control Circuit Diagram #### 17.2 Maximum Time Interval Error (MTIE) The MTIE circuit prevents any significant change in the output clock phase during a reference switch. Because the input references can have any relationship between their phases and the output follows the selected input reference, any switch from one reference to another could cause a large phase jump in the output clock if such a circuit did not exist. This large phase jump could cause significant data loss. The MTIE circuit keeps the phase difference between the output clock of the DPLL and the input reference the same as if the reference switch had not taken place. During a reference switch, the State Machine module first changes the mode of the DPLL from the Normal to the Holdover Mode. In the Holdover Mode, the DPLL no longer uses the virtual reference signal, but generates very accurate outputs using storage techniques. Because the input reference coming from the Skew Control circuit is asynchronous to the sampling clock used in the MTIE circuit, a phase error may exist between the selected input reference signal and the output signal of the DPLL. In the worst case, the Maximum Time Interval Error (MTIE) is one period of the internally used clock cycle (65.536 MHz if the selected reference frequency is 8 kHz, 2.048 MHz and 8.192 MHz, and 49.408 MHz when the selected reference frequency is 1.544 MHz). This phase error is a function of the difference in phase between the two input reference signals during reference rearrangements. Each time a reference switch is made, the delay between the input signal and the output signal can change. The value of this delay is the accumulation of the error measured during each reference switch. After many switches from one reference to another, the delay between the selected input reference and the DPLL output clocks can become unacceptably large. The user should provide MTIE reset (set MRST bit in the DOM2 register to high) causing output clocks to align to the nearest edge of the selected input reference. It is recommended that the MTIE is reset after multiple reference switchings and the device falls back to its initial reference. The MTIE MUST be kept in the reset mode when the ZL50030 is operating in the slave mode. #### 17.3 Phase Detector The Phase Detector circuit compares the virtual reference signal from the MTIE Circuit with the feedback signal from the Frequency Select MUX circuit with respect to their rising edges, and provides an error signal corresponding to the phase difference between the two. This error signal is passed to the Phase Offset Adder Circuit. The Frequency Select MUX allows the proper feedback signal to be selected (e.g., 8 kHz, 1.544 MHz, 2.048 MHz or 8.192 MHz). #### 17.4 Phase Offset Adder The Phase Offset Adder Circuit adds the PHASE\_OFFSET word (bits POS6-POS0 of the DPLL Output Adjustment register - see Table 22 on page 50) to the error signal from the Phase Detector circuit to create the final phase error. This value is passed to the Phase Slope Limiter circuit. The PHASE\_OFFSET word can be positive or negative. Since the PLL will stabilize to a situation where the average of the sum of the phase offset word and the phase detector output is zero, a nonzero value in the input of the Phase Offset Adder circuit will result in a static phase offset between the input and output signals of the DPLL. Together with the Skew Control bits (SKC2-0), users can program a static phase offset between -960 ns and +990 ns if the selected input reference of the DPLL is either 8 kHz or 2.048 MHz. If the selected reference is 1.544 MHz, the programmable phase offset is between -1.27 $\mu$ s and 1.30 $\mu$ s. For the programmable ranges mentioned above, the resolution is 1.9 ns per step. See Table 22 on page 50 for the content of the DPOA register. When the selected input reference frequency of the DPLL is 8.192 MHz ("A Clocks" or "B Clocks" are selected as the reference), the Phase Offset Adder is bypassed. The output of the Phase Detector circuit is connected directly to the input of the Phase Slope Limiter circuit. When an 8.192 MHz clock (C8\_A\_io or C8\_B\_io) is used as the reference in the Secondary Master or the Slave mode, the H.110 standard requires the output clock to always follow the input reference on an edge-to-edge basis, so the static phase offset is not required. #### 17.5 Phase Slope Limiter The limiter receives the error signal from the Phase Offset Adder circuit and ensures that the DPLL responds to all input transient conditions with a maximum output phase slope of 7.6 ns per 125 us. Because of this slope, the ZL50030 is within the maximum phase slope of 81 ns per 1.326 ms specified by the Telcordia GR-1244-CORE standard. The frequency stability of the Holdover Mode is $\pm 0.07$ ppm, which translates to a worst case 49 frame (125 $\mu$ s) slips in 24 hours. This is better than the Telcordia GR-1244-CORE Stratum 3 requirement of $\pm 0.37$ ppm (255 frame slips per 24 hours). #### 17.6 Loop Filter The Loop Filter circuit gives frequency offset to the DCO circuit, based on the phase difference between the input and the feedback reference. It is similar to a first order low pass filter, with two positions for cut-off frequency (-3 dB attenuation) depending on the selected reference frequency, and it largely determines the jitter transfer function of the DPLL. In Primary Master mode when the selected input reference frequency is 2.048 MHz, 1.544 MHz or 8 kHz, the cut-off frequency is approximately at 1.52 Hz and all the reference variations, including jitter, are attenuated according to the DPLL jitter transfer function (see Figure 10, "DPLL Jitter Transfer Function Diagram - wide range of frequencies" on page 31 and Figure 11, "Detailed DPLL Jitter Transfer Function Diagram" on page 32). The Loop Filter circuit ensures that the jitter transfer requirements in ETS 300-011 and Telecordia GR-499-CORE are met when the selected reference frequency is 2.048 MHz, 1.544 MHz or 8 kHz. When the selected input reference frequency is 8.192 MHz (i.e., in Secondary Master or Slave modes), the reference variations are bypassed to the output clocks. The cut-off frequency is at about 100 kHz, well beyond 500 Hz, the corner frequency of the Telcordia GR-1244-CORE input jitter tolerance curve. The storage techniques, which enable generating very accurate output frequencies during the Holdover Mode of DPLL, are built into the Loop Filter circuit. When no jitter is presented on the selected input reference, the holdover frequency stability is 0.007 ppm. #### 17.7 Digitally Controlled Oscillator (DCO) The DCO circuit adds frequency offset from the Loop Filter (which represents the phase error between the input and the feedback reference), to the ideal center frequency value and generates an appropriately corrected output high speed clock. In the Normal Mode, the DCO circuit provides an output signal which is frequency and phase locked to the selected input reference signal. In the Holdover Mode, the DCO circuit is running at a frequency that is equal to the frequency which was generated by the DCO circuit when the DPLL was in the Normal Mode. In the Freerun Mode, the DCO circuit is freerunning at its center frequency with an output accuracy equal to the accuracy of the device master clock (C20i). #### 17.8 Divider The Divider Circuit divides the DCO output frequency down to the required outputs. The following outputs are generated: - C64 (65.536 MHz clock) used as the internal clock for the ZL50030 device. - CT\_C8 (8.192 MHz clock), C2M (2.048 MHz clock), C1M5o (1.544 MHz clock) and CT\_FRAME (8 kHz negative frame pulse) feedback reference signals to the Frequency Select MUX Circuit. The CT FRAME and the CT C8 are required clocks. C1M5o is provided as an output clock of the ZL50030. The duty cycle of all output signals is independent of the duty cycle of the device master clock, C20i. The CT\_C8, C2M and C1M50 clocks have nominal 50% duty cycle, The output frame pulse (CT\_FRAME) is generated in such a way that it is always aligned with the CT\_C8 clock to form the required H.110 CT Bus clock and frame pulse shape (when the CT\_FRAME is low the rising edge of the CT\_C8 defines the frame boundary). Depending on the selected input reference frequency, the CT\_FRAME is generated in the following way: When the input reference frequency is 8 kHz, the output frame pulse is aligned with the rising edge of the reference. - When the reference frequency is either 2.048 MHz or 1.544 MHz, the CT\_FRAME randomly defines the output frame boundary, always keeping the described relation to the CT\_C8 clock. - When the reference frequency is 8.192 MHz, the output frame pulse (CT\_FRAME) has to be aligned with the input frame pulse (FRAME\_A\_io or FRAME\_B\_io). Since an 8.192 MHz clock (either C8\_A\_io or C8\_B\_io) is used as the reference clock, the selected frame pulse from the Frame Select MUX is provided as the input to the Divider circuit and the CT\_FRAME is synchronized to it. #### 17.9 Frequency Select MUX Circuit According to the selected input reference of the DPLL, this MUX will select the appropriate output frequency to be the feedback signal to the PLL and MTIE Circuits. #### 18.0 Measures of DPLL Performance The following are some the DPLL performance indicators and their corresponding definitions. #### 18.1 Intrinsic Output Jitter Intrinsic jitter is the jitter produced by the synchronizing circuit and is measured at its output. It is measured by applying a reference signal with no jitter to the input of the device, and measuring its output jitter. Intrinsic jitter may also be measured when the device is in a non-synchronizing mode, such as freerun or holdover, by measuring the output jitter of the device. Intrinsic jitter is usually measured with various band-limiting filters depending on the applicable standards. See "AC Electrical Characteristics†- Output Clock Jitter Generation (Unfiltered)" on page 64 for jitter values. #### 18.2 Jitter Tolerance Jitter tolerance is a measure of the ability of a PLL to operate properly without cycle slips (i.e., remain in lock and regain lock in the presence of large jitter magnitudes at various jitter frequencies) when jitter is applied to its reference. The applied jitter magnitude and the jitter frequency depend on the applicable standards. The input jitter tolerance of the DPLL depends on the selected reference frequency and can not exceed: $\pm 15$ U.I. for E1 or T1 references, and $\pm 1$ U.I. for 8 kHz references. #### 18.3 Jitter Transfer Jitter transfer or jitter attenuation refers to the magnitude of jitter at the output of a device for a given amount of jitter at the input of the device. Input jitter is applied at various amplitudes and frequencies, and output jitter is measured with various filters depending on the applicable standards. In slave and secondary master mode the H.110 standard requires the "B Clocks" to be edge-synchronous with the "A Clocks", as long as jitter on the "A Clocks" meets Telcordia GR-1244-CORE specifications. Therefore in these two modes no jitter attenuation is performed. In primary master mode the jitter attenuation of the DPLL is determined by the internal 1.52Hz low pass Loop Filter and the Phase Slope Limiter. Figure 10, "DPLL Jitter Transfer Function Diagram - wide range of frequencies" on page 31 shows the DPLL jitter transfer function diagram in a wide range of frequencies, while Figure 11, "Detailed DPLL Jitter Transfer Function Diagram" on page 32 is the portion of the diagram from Figure 10 around 0dB of the jitter transfer amplitude. At this point it is possible to see that when operating in primary master mode the DPLL is a second order, type 2 PLL. The jitter transfer function can be described as a low pass filter to 1.52Hz, -20dB/decade, with peaking less then 0.5dB. All outputs are derived from the same signal, therefore these diagrams apply to all outputs. Since 1 U.I. at 1.544 MHz ( $648 \text{ ns}_{PP}$ ) is not equal to 1 U.I. at 2.048 MHz ( $488 \text{ ns}_{PP}$ ). a transfer value using different input and output frequencies must be calculated in common units (e.g. seconds) as shown in the following example: What is the T1 and E1 output jitter when the T1 input jitter is 20 U.I. (T1 U.I. Units) and the T1 to T1 jitter attenuation is 18 dB, for a given jittering frequency? OutputT1 = InputT1×10 $$\frac{\left(\frac{-A}{20}\right)}{\left(\frac{-18}{20}\right)}$$ OutputT1 = 20×10 = 2.5UI(T1) $$OutputE1 = OutputT1 \times \frac{(1UIT1)}{(1UIE1)}$$ OutputE1 = OutputT1 × $\frac{(644ns)}{(488ns)}$ = 3.3UI(T1) Using the method mentioned above, the jitter attenuation can be calculated for all combinations of inputs and outputs. Because intrinsic jitter is always present, the jitter attenuation will appear to be lower for small input jitter signals than for large ones. Consequently, accurate jitter transfer function measurements are usually made with large input jitter signals (e.g., 75% of the specified maximum jitter tolerance). Figure 10 - DPLL Jitter Transfer Function Diagram - wide range of frequencies Figure 11 - Detailed DPLL Jitter Transfer Function Diagram #### 18.4 Frequency Accuracy Frequency accuracy is defined as the absolute tolerance of an output clock signal when the DPLL is not locked to an external reference, but is operating in the Freerun Mode. Because the output of the DCO Circuit has only discrete values, the output frequency of the DPLL has the limited accuracy of 0.03 ppm based upon the design implementation. In addition, the master clock (C20i) accuracy also directly affects the freerun accuracy. The freerun accuracy is then, 0.03 ppm plus the master clock accuracy. #### 18.5 Holdover Frequency Stability Holdover frequency stability is defined as the maximum fractional frequency offset of an output clock signal when it is operating using a stored frequency value. For the DPLL, the stored value is determined while the device is in Normal Mode and locked to an external reference signal. As a result, when the DPLL is in the Normal Mode, the stability of the master clock (C20i) does not affect the holdover frequency stability because the DPLL will compensate for master clock changes while in Normal Mode. However, when the DPLL is in the Holdover Mode, the stability of the master clock does affect the Holdover frequency stability. The holdover frequency stability is 0.07 ppm assuming that the C20i frequency is held constant. #### 18.6 Locking Range The locking range is the input frequency range over which the DPLL must be able to pull into synchronization and to maintain the synchronization. The locking range is defined by the Loop Filter Circuit and is equal to +/- 298 ppm. Note that the locking range is related to the master clock (C20i). If the master clock is shifted by -100 ppm, the whole locking range also shifts -100 ppm downwards to be: -398 ppm to 198 ppm. #### 18.7 Phase Slope The phase slope or the phase alignment speed is the rate at which a given signal changes phase with respect to an ideal signal. The given signal is typically the output signal. The ideal signal is of constant frequency and is nominally equal to the value of the final output signal or final input signal. Many telecom standards like Telcordia GR-1244-CORE state that the phase slope may not exceed a certain value, usually 81 ns/1.327 ms (61 ppm). This can be achieved by limiting the phase detector output to 61 ppm or less. When operating in primary master mode, the Phase Slope Limiter Circuit achieves the maximum phase slope of 56 ppm or 7.0 ns/125 us. When operating in secondary master or slave mode, the output edges follow the input edges in accordance with the H.110 standard. #### 18.8 Maximum Time Interval Error (MTIE) MTIE is the maximum peak to peak delay between a given timing signal and an ideal timing signal within a particular observation period. For the DPLL, the maximum time interval error is less than 21 ns per reference switch. #### 18.9 Phase Lock Time The Phase Lock Time is the time it takes the PLL to phase lock to the input signal. Phase lock occurs when the input and the output signals are not changing in phase with respect to each other (not including jitter). Lock time is very difficult to determine because it is affected by many factors which include: - · initial input to output phase difference - initial input to output frequency difference - PLL loop filter - · PLL limiter Although a short phase lock time is desirable, it is not always possible to achieve due to other PLL requirements. For instance, better jitter transfer performance is achieved with a lower frequency loop filter which increases lock time, but better (smaller) phase slope performance (limiter) results in longer lock times. The DPLL loop filter and limiter were optimized to meet the Telcordia GR-499-CORE jitter transfer and Telcordia GR-1244-CORE phase alignment speed requirements. Consequently, phase lock time, which is not a standards requirement, is less than 50 seconds. #### 19.0 Initialization of the ZL50030 During power up, the $\overline{\text{TRST}}$ pin should be pulled low to ensure that the ZL50030 is in the functional mode. An external pull-down resistor is required on this pin so that the ZL50030 will not enter the JTAG test mode during power up. After power up, the contents of the connection memory can be in any state. The ODE pin should be held low after power up to keep all serial outputs in a high impedance state until the microprocessor has initialized the switching matrix. This procedure prevents two serial outputs from driving the same stream simultaneously. During the microprocessor initialization routine, the microprocessor should program the desired active paths through the switch. The memory block programming feature can also be used to quickly initialize the backplane and local connection memories. When this process is completed, the microprocessor controlling the ZL50030 can bring the ODE pin high to relinquish the high impedance state control. #### 20.0 JTAG Support The ZL50030 JTAG interface conforms to the Boundary-Scan IEEE1149.1 standard. The operation of the boundary-scan circuitry is controlled by an external Test Access Port (TAP) Controller. #### 20.1 Test Access Port (TAP) The Test Access Port (TAP) accesses the ZL50030 test functions. It consists of three input pins and one output pin as follows: - **Test Clock Input (TCK)** TCK provides the clock for the test logic. The TCK does not interfere with any on-chip clock and thus remains independent in the functional mode. The TCK permits shifting of test data into or out of the Boundary-Scan register cells concurrently with the operation of the device and without interfering with the on-chip logic. - **Test Mode Select Input (TMS)** The TAP Controller uses the logic signals received at the TMS input to control test operations. The TMS signals are sampled at the rising edge of the TCK pulse. This pin is internally pulled to Vdd when it is not driven from an external source. - Test Data Input (TDi) Serial input data applied to this port is fed either into the instruction register or into a test data register, depending on the sequence previously applied to the TMS input. Both registers are described in a subsequent section. The received input data is sampled at the rising edge of TCK pulses. This pin is internally pulled to Vdd when it is not driven from an external source. - Test Data Output (TDo) Depending on the sequence previously applied to the TMS input, the contents of either the instruction register or data register are serially shifted out towards the TDo. The data out of the TDO is clocked on the falling edge of the TCK pulses. When no data is shifted through the boundary scan cells, the TDO driver is set to a high impedance state. - Test Reset (TRST) Resets the JTAG scan structure. This pin is internally pulled to Vdd when it is not driven from an external source. An external pull-down resistor is required on this pin so that the ZL50030 will not enter the JTAG test mode during power up. #### 20.2 Instruction Register The ZL50030 uses the public instructions defined in the IEEE 1149.1 standard. The JTAG Interface contains a four-bit instruction register. Instructions are serially loaded into the instruction register from TDi when the TAP Controller is in its shifted-IR state. These instructions are subsequently decoded to achieve two basic functions: to select the test data register that may operate while the instruction is current and to define the serial test data register path that is used to shift data between TDi and TDo during data register scanning. #### 20.3 Test Data Register As specified in IEEE 1149.1, the ZL50030 JTAG interface contains three test data registers: - The Boundary-Scan Register The Boundary-Scan register consists of a series of Boundary-Scan cells arranged to form a scan path around the boundary of the ZL50030 core logic. - The Bypass Register The Bypass register is a single stage shift register that provides a one-bit path from TDi to TDo. - The Device Identification Register The JTAG device ID for the ZL50030 is 0086614B<sub>H</sub>. Version<31:28>:0000 Part No. <27:12>:0000 1000 0110 0110 Manufacturer ID<11:1>: 0001 0100 101 LSB<0>:1 #### 20.4 BSDL A BSDL (Boundary Scan Description Language) file is available from Zarlink Semiconductor to aid in the use of the IEEE 1149.1 test interface. ## 21.0 Register Descriptions | | Read/Write Address: 0000 <sub>H</sub> | | | | | | | | | | | | | | | | |---|---------------------------------------|------|----------|-------------------|------|------|------|-------|-------|-------|-------|---|-----|-----|-----|-----| | | R | eset | Value: ( | 0000 <sub>H</sub> | | | | | | | | | | | | | | 1 | 5 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | 0 | 0 | STS3 | STS2 | STS1 | STS0 | PRST | CBEBB | SBERB | CBERL | SBERL | 0 | MBP | MS2 | MS1 | MS0 | | | | | | | | | | | | | | | | | | | | Bit | Name | Description | | | | | | | | |-------|--------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--|--| | 15-14 | Unused | Reserved. | | | | | | | | | 13-12 | STS3-2 | ST-BUS Frame Pulse and Clock Output Selection 1: These two bits are used to select different frequencies for the ST-BUS output frame pulse (ST_FPo1) and clock (ST_CKo1). | | | | | | | | | | | STS3 STS2 ST_FPo1 Pulse Width ST_CKo1 Freq | | | | | | | | | | | 0 0 244 ns 4.096 MHz | | | | | | | | | | | 0 1 122 ns 8.192 MHz | | | | | | | | | | | 1 0 61 ns 16.384 MHz | | | | | | | | | 11-10 | STS1-0 | ST-BUS Frame Pulse and Clock Output Selection 0: These two bits are used to select different frequencies for the ST-BUS output frame pulse (ST_FPo0) and clock (ST_CKo0). | | | | | | | | | | | STS1 STS0 ST_FPo0 Pulse Width ST_CKo0 Freq | | | | | | | | | | | 0 0 244 ns 4.096 MHz | | | | | | | | | | | 0 1 122 ns 8.192 MHz | | | | | | | | | | | 1 0 61 ns 16.384 MHz | | | | | | | | | 9 | PRST | PRBS Reset: When high, the PRBS transmitter output will be initialized. | | | | | | | | | 8 | CBERB | Backplane Bit Error Rate Test Clear: A low to high transition of this bit will reset the backplane internal bit error counter and the Backplane BER register (BBERR). | | | | | | | | | 7 | SBERB | Backplane Start Bit Error Rate Test: A low to high transition in this bit starts the backplane bit error rate test. The bit error test result is kept in the Backplane BER register (BBERR). | | | | | | | | | 6 | CBERL | Local Bit Error Rate Test Clear: A low to high transition of this bit will reset the local internal bit error counter and the Local BER register (LBERR). | | | | | | | | | 5 | SBERL | <b>Local Start Bit Error Rate Test:</b> A low to high transition in this bit starts the local bit error rate test. The bit error test result is kept in the Local BER register (LBERR). | | | | | | | | | 4 | Unused | Reserved. In normal functional mode, this bit MUST be set to zero. | | | | | | | | Table 8 - Control Register (CR) Bits | Bit | Name | Description | | | | | | | | | | | | |-----|-------|-------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------|----------|----------------------------------------------|-------------|--|--|--|--|--|--| | 3 | MBP | programi | Memory Block Programming: When this bit is high, the connection memory block programming feature is ready for the programming of bit 13 to bit 15 of the backplane connection memory and local connection memory. When it is low this feature is disabled. | | | | | | | | | | | | 2-0 | MS2-0 | Memory<br>memorie | | Bits: The | se three | bits are used to select different connection | on and data | | | | | | | | | | | MS2 | MS11 | MS0 | Memory Selection | | | | | | | | | | | | 0 | 0 | 0 | Local Connection Memory Read/Write | | | | | | | | | | | | 0 | 1 | 0 | Backplane Connection Memory Read/Write | | | | | | | | | | | | 0 | 1 | 1 | Local Data Memory Read | | | | | | | | | | | | 1 | 0 | 0 | Backplane Data Memory Read | | | | | | | | | | | | | • | | | | | | | | | | Table 8 - Control Register (CR) Bits (continued) | Read/Write Address: 0001 <sub>H</sub> | | | | | | | | | | | | | | | | |---------------------------------------|----------|---------|-----------------|----|------|------|---|------|------|---|------|------|---|------|------| | Res | set Valı | ue: 000 | 00 <sub>H</sub> | | | | | | | | | | | | | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | 0 | BMS | 0 | 0 | 0 | LG31 | LG30 | 0 | LG21 | LG20 | 0 | LG11 | LG10 | 0 | LG01 | LG00 | | Bit | Name | Description | | | | | | | | | | | |-------|---------|--------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--|--|--|--|--| | 15 | Unused | Reserved. In normal functional mode, this bit MUST be set to zero. | | | | | | | | | | | | 14 | BMS | Backplane Mode Select: This bit refers to the different modes for the backplane interface. | | | | | | | | | | | | | | BMS Switching Mode Usable Streams | | | | | | | | | | | | | | 0 8 Mbps BSTio0 - 31 | | | | | | | | | | | | | | 1 16 Mbps BSTio0 - 15 | | | | | | | | | | | | | | | | | | | | | | | | | | 13-11 | Unused | Reserved. In normal functional mode, these bits MUST be set to zero. | | | | | | | | | | | | 10-9 | LG31-30 | <b>Local Group 3 Mode Select:</b> These two bits refer to different switching modes for group 3 (LSTio12-15) of the local interface. | | | | | | | | | | | | | | LG31 LG30 Switching Mode | | | | | | | | | | | | | | 0 0 8 Mbps | | | | | | | | | | | | | | 0 1 4 Mbps | | | | | | | | | | | | | | 1 0 2 Mbps | | | | | | | | | | | | | | 1 1 Reserved | | | | | | | | | | | | 8 | Unused | Reserved. In normal functional mode, this bit MUST be set to zero. | | | | | | | | | | | Table 9 - Device Mode Selection (DMS) Register Bits | Bit | Name | Description | |-----|---------|-------------------------------------------------------------------------------------------------------------------------------------| | 7-6 | LG21-20 | Local Group 2 Mode Select: These two bits refer to different switching modes for group 2 (LSTio8-11) of the local interface. | | | | LG21 LG20 Switching Mode | | | | 0 0 8 Mbps | | | | 0 1 4 Mbps | | | | 1 0 2 Mbps | | | | 1 1 Reserved | | 5 | Unused | Reserved. In normal functional mode, this bit MUST be set to zero. | | 4-3 | LG11-10 | <b>Local Group 1 Mode Select:</b> These two bits refer to different switching modes for group 1 (LSTio4-7) of the local interface. | | | | LG11 LG10 Switching Mode | | | | 0 0 8 Mbps | | | | 0 1 4 Mbps | | | | 1 0 2 Mbps | | | | 1 1 Reserved | | 2 | Unused | Reserved. In normal functional mode, this bit MUST be set to zero. | | 1-0 | LG01-00 | <b>Local Group 0 Mode Select</b> : These two bits refer to different switching modes for group 0 (LSTio0-3) of the local interface. | | | | LG01 LG00 Switching Mode | | | | 0 0 8 Mbps | | | | 0 1 4 Mbps | | | | 1 0 2 Mbps | | | | 1 1 Reserved | | | | | Table 9 - Device Mode Selection (DMS) Register Bits (continued) | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |----|----|----|----|----|----|---|-------|-------|-------|-------|-------|-------|-----|---|---| | 0 | 0 | 0 | 0 | 0 | 0 | 0 | BBPD2 | BBPD1 | BBPD0 | LBPD2 | LBPD1 | LBPD0 | BPE | 0 | 0 | | Bit | Name | Description | |------|--------|----------------------------------------------------------------------| | 15-9 | Unused | Reserved. In normal functional mode, these bits MUST be set to zero. | Table 10 - Block Programming Mode (BPM) Register Bits | Bit | Name | Description | |-----|---------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 8-6 | BBPD2-0 | <b>Backplane Block Programming Data Bits:</b> These bits carry the value to be loaded into the backplane connection memory block whenever the Memory Block Programming feature is activated. After the MBP bit in the Control Register is set to high and the BPE is set to high, the contents of the bits BBPD2 - 0 are loaded into bits 15 - 13 of the backplane connection memory. Bits 12 - 0 of the backplane connection memory are programmed to be zero. | | 5-3 | LBPD2-0 | Local Block Programming Data Bits: These bits carry the value to be loaded into the local connection memory whenever the Memory Block Programming feature is activated. After the MBP bit in the Control Register is set to high and the BPE is set to high, the contents of the bits LBPD2 - 0 are loaded into bits 15 - 13 of the local connection memory. Bits 12 - 0 of the local connection memory are programmed to be zero. | | 2 | BPE | Block Programming Enable: A low to high transition of this bit enables the Memory Block Programming function. The BPE, BBPD2-0 and LBPD2-0 in the BPM register must be defined in the same write operation. Once the BPE bit is set to high, ZL50030 requires two frames to complete the block programming. After the block programming has finished, the BPE bit returns to low to indicate that the operation is complete. When BPE is high, BPE or MBP can be set to low to abort the programming operation. When BPE is high, the other bits in the BPM register must not be changed for two frames to ensure proper operation. Whenever the microprocessor writes BPE to be high to start the block programming function, the user must maintain the same logical value on the other bits in the BPM register to avoid any change in the setting of the device. | | 1-0 | Unused | Reserved. In normal functional mode, these bits MUST be set to zero. | Table 10 - Block Programming Mode (BPM) Register Bits (continued) | Read | /W | rite Ac | ddresse | es: 00 | 004 <sub>H</sub> fo | r LIDR | 0 regis | ter, | 0005 <sub>H</sub> | for LIE | OR1 reg | gister, | | | | | |-------|-----|---------|-------------------|--------|---------------------|--------|---------|--------|-------------------|---------|---------|---------|--------|--------|--------|--------| | | | | | 00 | 006 <sub>H</sub> fo | r LIDR | 2 regis | ter, | 0007 <sub>H</sub> | for LIE | DR3 reg | gister, | | | | | | | | | | 00 | 008 <sub>H</sub> fo | r LIDR | 4 regis | ter, | 0009 <sub>H</sub> | for LIE | DR5 reg | | | | | | | | | | | | | | | | | | | | | | | | | Rese | t V | alue: 0 | 0000 <sub>H</sub> | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | LIDR0 | 0 | LID24 | LID23 | LID22 | LID21 | LID20 | LID14 | LID13 | LID12 | LID11 | LID10 | LID04 | LID03 | LID02 | LID01 | LID00 | | | | | | | | • | • | | | | | | • | | • | | | LIDR1 | 0 | LID54 | LID53 | LID52 | LID51 | LID50 | LID44 | LID43 | LID42 | LID41 | LID40 | LID34 | LID33 | LID32 | LID31 | LID30 | | - | | | | | | | | | | | | | | | | | | LIDR2 | 0 | LID84 | LID83 | LID82 | LID81 | LID80 | LID74 | LID73 | LID72 | LID71 | LID70 | LID64 | LID63 | LID62 | LID61 | LID60 | | | | | | | | | | | | | | | | | | | | LIDR3 | 0 | LID114 | LID113 | LID112 | LID111 | LID110 | LID104 | LID103 | LID102 | LID101 | LID100 | LID94 | LID93 | LID92 | LID91 | LID90 | | | | | | | - | - | - | | ā. | - | | - | - | - | - | | | LIDR4 | 0 | LID144 | LID143 | LID142 | LID141 | LID140 | LID134 | LID133 | LID132 | LID131 | LID130 | LID124 | LID123 | LID122 | LID121 | LID120 | | | | | | | | | | | | | | | | | | | | LIDR5 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | LID154 | LID153 | LID152 | LID151 | LID150 | | | | | | - | | • | • • | | | | | | • • | | • • | | | Name | Description | |-------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | LIDn4-0<br>(See Note 1) | Local Input Delay Bits 4 - 0: These five bits define how long the serial interface receiver takes to recognize and to store bit 0 from the LSTio input pins: e.g., to start a new frame. The input delay can be selected to +7 3/4 data rate clock periods from the frame boundary. | | Note 1: n denotes an LS | Tio stream number from 0 to 15. | Table 11 - Local Input Bit Delay Registers (LIDR0 to LIDR5) Bits | Local Innut Bit Dalay | Corresponding Delay Bits | | | | | | | | | | | |---------------------------------|--------------------------|-------|-------|-------|-------|--|--|--|--|--|--| | Local Input Bit Delay | LIDn4 | LIDn3 | LIDn2 | LIDn1 | LIDn0 | | | | | | | | No clock period shift (Default) | 0 | 0 | 0 | 0 | 0 | | | | | | | | + 1/4 data rate clock period | 0 | 0 | 0 | 0 | 1 | | | | | | | | + 1/2 data rate clock period | 0 | 0 | 0 | 1 | 0 | | | | | | | | + 3/4 data rate clock period | 0 | 0 | 0 | 1 | 1 | | | | | | | | + 1 data rate clock period | 0 | 0 | 1 | 0 | 0 | | | | | | | | + 1 1/4 data rate clock period | 0 | 0 | 1 | 0 | 1 | | | | | | | | + 1 1/2 data rate clock period | 0 | 0 | 1 | 1 | 0 | | | | | | | | + 1 3/4 data rate clock period | 0 | 0 | 1 | 1 | 1 | | | | | | | | + 2 data rate clock period | 0 | 1 | 0 | 0 | 0 | | | | | | | | | | | | | | | | | | | | | + 7 3/4 data rate clock period | 1 | 1 | 1 | 1 | 1 | | | | | | | Table 12 - Local Input Bit Delay Programming Figure 12 - Local Input Bit Delay Timing | Read/W | Irita Ac | drooo | 00: | 0 | 010 f | or D | | rogiot | | 001 | D f | or DOAF | 21 50 | viotor | | | | |---------|------------|------------|----------|--------|--------------------|----------|------------|------------|------------|-------------------|-------------------|----------------------|------------|---------------|------------|------------|------------| | Reau/w | me Ac | uress | es. | | 01C <sub>H</sub> f | | | _ | | | • • • | or BOAF | | | | | | | _ | _ | | | | 01E <sub>H</sub> f | | | - | | | r <sub>H</sub> tc | or BOAF | k3 reg | jister, | | | | | Reset v | alue: | | | 0 | 000 <sub>H</sub> f | or al | II BOA | R regi | sters. | | | | | | | | | | | 15 | 14 | 13 | 12 | 2 11 | | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | BOAR0 | BOA<br>71 | BOA<br>70 | BC<br>61 | OA B0 | | AC | BOA<br>50 | BOA<br>41 | BOA<br>40 | BOA<br>31 | BOA<br>30 | BOA<br>21 | BOA<br>20 | BOA<br>11 | BOA<br>10 | BOA<br>01 | BOA<br>00 | | BOAR1 | BOA<br>151 | BOA<br>150 | BC | | OA B0 | DA<br>N1 | BOA<br>130 | BOA<br>121 | BOA<br>120 | BOA<br>111 | BOA<br>110 | BOA<br>101 | BOA<br>100 | BOA<br>91 | BOA<br>90 | BOA<br>81 | BOA<br>80 | | | 101 | 1 100 | 17 | . '- | 10 | ' | 100 | 121 | 120 | 1 ''' | 110 | 101 | 100 | " | 00 | 01 | | | BOAR2 | BOA<br>231 | BOA<br>230 | BC<br>22 | | OA B0 | DA<br>1 | BOA<br>210 | BOA<br>201 | BOA<br>200 | BOA<br>191 | BOA<br>190 | BOA<br>181 | BOA<br>180 | BOA<br>171 | BOA<br>170 | BOA<br>161 | BOA<br>160 | | | | • | | | | | | | | | | | 1 | | | | | | BOAR3 | BOA<br>311 | BOA<br>310 | 30° | | OA B0 | DA<br>91 | BOA<br>290 | BOA<br>281 | BOA<br>280 | BOA<br>271 | BOA<br>270 | BOA<br>261 | BOA<br>260 | BOA<br>251 | BOA<br>250 | BOA<br>241 | BOA<br>240 | | | | | | | | | | | | | | | | | | | | | | Name | ) | | | | | | | | De | scrip | otion | | | | | | | _ | 3OAn1 | - | | | - | | - | | | | | | | | | | nount of | | (Se | ee Not | e 1) | | | | • | | | | | | advance<br>th the fr | | | offset | is zer | o, the | | | | | | | | В | BOAn1 | BOAn | | Output<br>dvancem | | 8.192 M<br>(bit) | bps | 16.384<br>(bi | | | | | | | | | | | | 0 | 0 | | 0ns | | 0 | | C | ) | 1 | | | | | | | | | | 0 | 1 | | 7.5ns | | - 1/16 | 3 | - 1 | /8 | 1 | | | | | | | | | 1 | 0 | | 15ns | | - 1/8 | | - 1 | /4 | 1 | | | Table 13 - Backplane Output Advancement Registers (BOAR0 to BOAR3) Bit Note 1: n denotes a BSTio stream number from 0 to 31. 22.5ns - 3/16 - 3/8 Figure 13 - Example of Backplane Output Advancement Timing | | Read/Write Addresses:<br>Reset value: | | | | | | • | OAR | • | S. | 0021 <sub>H</sub> for LOAR1 register, | | | | | | |-------|---------------------------------------|-----|-----|-----|-----|-----|-----|-----|-----|-----|---------------------------------------|-----|-----|-----|-----|-----| | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | LOAR0 | LOA | | 71 | 70 | 61 | 60 | 51 | 50 | 41 | 40 | 31 | 30 | 21 | 20 | 11 | 10 | 01 | 00 | | | | | | | | | | | | | | | | | | | | LOAR1 | LOA | | 151 | 150 | 141 | 140 | 131 | 130 | 121 | 120 | 111 | 110 | 101 | 100 | 91 | 90 | 81 | 80 | | Name | | | | De | escription | | | |-------------------------|-----------|------------|----------|----------------------------------------------------|---------------------|---------------------|---------------------| | LOAn1-0<br>(See Note 1) | that a pa | rticular s | tream ou | ent Bits 1-0:<br>utput can be ac<br>alignment with | dvanced. Wh | en the offset | | | | | LOAn1 | LOAn0 | Output<br>Advancement | 2.048 Mbps<br>(bit) | 4.096 Mbps<br>(bit) | 8.192 Mbps<br>(bit) | | | | 0 | 0 | 0ns | 0 | 0 | 0 | | | | 0 | 1 | - 7.5ns | - 1/64 | - 1/32 | - 1/16 | | | | 1 | 0 | - 15ns | - 1/32 | - 1/16 | - 1/8 | | | | | | | | | | Table 14 - Local Output Advancement Registers (LOAR0 to LOAR1) Bits Figure 14 - Local Output Advancement Timing | | | e Add<br>ue: 00 | ress: 002<br>00 <sub>H</sub> | 27 <sub>H</sub> | | | | | | | | | | | | |----|----|-----------------|------------------------------|-----------------|-----------|-----------|-----------|-----------|-----------|-----------|-----------|-----------|-----------|-----------|-----------| | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | 0 | 0 | 0 | 0 | LBS<br>A3 | LBS<br>A2 | LBS<br>A1 | LBS<br>A0 | LBC<br>A7 | LBC<br>A6 | LBC<br>A5 | LBC<br>A4 | LBC<br>A3 | LBC<br>A2 | LBC<br>A1 | LBC<br>A0 | | Bit | Name | Description | |---------|-----------|-------------------------------------------------------------------------------------------------------------------| | 15 - 12 | Unused | Reserved. In normal functional mode, these bits MUST be set to zero. | | 11 - 8 | LBSA3 - 0 | Local BER Input Stream Address Bits: These bits refer to the local input data stream which receives the BER data. | | 7 - 0 | LBCA7 - 0 | Local BER Input Channel Address Bits: These bits refer to the local input channel which receives the BER data. | Table 15 - Local Bit Error Rate Input Selection (LBIS) Register Bits | | Address<br>Value: 0 | | | | | | | | | | | | | | | |------------|---------------------|------------|------------|------------|------------|-----------|-----------|-----------|-----------|-----------|-----------|-----------|-----------|-----------|-----------| | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | LBER<br>15 | LBER<br>14 | LBER<br>13 | LBER<br>12 | LBER<br>11 | LBER<br>10 | LBER<br>9 | LBER<br>8 | LBER<br>7 | LBER<br>6 | LBER<br>5 | LBER<br>4 | LBER<br>3 | LBER<br>2 | LBER<br>1 | LBER<br>0 | | Bit | Name | Description | |--------|------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------| | 15 - 0 | LBER15 - 0 | <b>Local Bit Error Rate Count Bits:</b> These bits refer to the local bit error counts. This counter stops incrementing when it reaches the value 0xFFFF. | Table 16 - Local Bit Error Rate Register (LBERR) Bits | | ad/Write<br>set Valu | | ess: 0029<br>0 <sub>H</sub> | Н | | | | | | | | | | | | |----|----------------------|----|-----------------------------|-----------|-----------|-----------|-----------|-----------|-----------|-----------|-----------|-----------|-----------|-----------|-----------| | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | 0 | 0 | 0 | BBSA<br>4 | BBSA<br>3 | BBSA<br>2 | BBSA<br>1 | BBSA<br>0 | BBCA<br>7 | BBCA<br>6 | BBCA<br>5 | BBCA<br>4 | BBCA<br>3 | BBCA<br>2 | BBCA<br>1 | BBCA<br>0 | | Bit | Name | Description | |---------|-----------|---------------------------------------------------------------------------------------------------------------------------| | 15 - 13 | Unused | Reserved. In normal functional mode, these bits MUST be set to zero. | | 12 - 8 | BBSA4 - 0 | Backplane BER Input Stream Address Bits: These bits refer to the backplane input data stream which receives the BER data. | | 7 - 0 | BBCA7 - 0 | Backplane BER Input Channel Address Bits: These bits refer to the backplane input channel which receives the BER data. | Table 17 - Backplane Bit Error Rate Input Selection (BBIS) Register Bits | | d Addres<br>et Value: | | 1 | | | | | | | | | | | | | |------------|-----------------------|------------|------------|------------|------------|-----------|-----------|-----------|-----------|-----------|-----------|-----------|-----------|-----------|-----------| | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | BBER<br>15 | BBER<br>14 | BBER<br>13 | BBER<br>12 | BBER<br>11 | BBER<br>10 | BBER<br>9 | BBER<br>8 | BBER<br>7 | BBER<br>6 | BBER<br>5 | BBER<br>4 | BBER<br>3 | BBER<br>2 | BBER<br>1 | BBER<br>0 | | Bit | Name | Description | |--------|-----------|--------------------------------------------------------------------------------| | 15 - 0 | BBER15 -0 | Backplane Bit Error Rate Count Bits: These bits refer to the backplane bit | | | | error count. This counter stops incrementing when it reaches the value 0xFFFF. | Table 18 - Backplane Bit Error Rate Register (BBERR) Bits | | Value: 0000 <sub>F</sub> | ł | | | | | | | | | | | | | | |---------|--------------------------|-------|------------------|-----------|----------|---------|---------------------|--------|---------|---------|---------|---------|-----------------|-----------|-----------------| | 15 | | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | CNE | N BEN | AEN | RPS | FS1 | FS0 | FP1 | FP0 | SS3 | SS2 | SS1 | SS0 | SP3 | SP2 | SP1 | SP0 | | Bit | Name | | | | | | | De | scripti | on | | | | | | | 15 | CNEN | | | | | | hen Cl<br>output is | | | IREFo | output | is disa | abled, i | .e. tri-s | stated. | | 14 | BEN | are d | lisable<br>n BEN | d, i.e. t | ri-state | ed - C8 | B_B_io | and F | RAME_ | _B_io l | oehave | as inp | | | ME_B_io<br>e as | | 13 | AEN | are d | lisable<br>n AEN | d, i.e. t | ri-state | ed - C8 | B_A_io | and F | RAME_ | _A_io l | oehave | as inp | _ | | ME_A_io<br>e as | | 12 | RPS | (PRI | | When | | | | | | | | | s the pary refe | | reference | | 11 - 10 | FS1- 0 | | | | | | on Bits | | se bits | are us | ed to s | elect c | differen | t clock | | | | | | | FS1 | FS | S0 | Secon | dary R | eferen | се | | | | | | | | | | | 0 | ( | ) | 8 kHz | | | | | | | | | | | | | | 0 | , | 1 | 1.544 | MHz | | | | | | | | | | | | | 1 | ( | ) | 2.048 | MHz | | | | | | | | | | | 1 | | | | | | | | | | | | | | Table 19 - DPLL Operation Mode (DOM1) Register Bits Read/Write Address: 002BH Reset Value: 0000<sub>H</sub> 14 13 7 5 0 15 12 11 10 9 6 CNEN RPS SP3 SP1 BEN AEN FS0 FP1 FP0 SS2 SS1 SS0 SP2 FS1 SS3 SP0 Bit **Description** Name PRI\_REF Frequency Selection Bits: These bits are used to select different clock 9 - 8 FP1 - 0 frequencies for the primary reference. FS0 FS1 **Primary Reference** 0 0 8 kHz 0 1 1.544 MHz 0 1 2.048 MHz 1 1 8.192 MHz ("A Clocks" or "B Clocks") 7 - 4 SS3 - 0 Secondary Clock Reference Input Selection Bits: These bits are used to select secondary reference input. SS3 - SS0 Secondary Clock Reference Input 0000 CTREF1 0001 CTREF2 "A Clocks" 0010 0011 "B Clocks" 0100 Reserved 0101 Reserved 0110 Reserved 0111 Reserved 1000 LREF0 1001 LREF1 1010 LREF2 1011 LREF3 1100 Reserved 1101 Reserved 1110 Reserved 1111 Reserved Table 19 - DPLL Operation Mode (DOM1) Register Bits (continued) | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------|----------------------|-----|---------|-------|--------|------------|---------|---------|---------|--------|----------|--------|---------|---------|------| | CNEN | BEN | AEN | RPS | FS1 | FS0 | FP1 | FP0 | SS3 | SS2 | SS1 | SS0 | SP3 | SP2 | SP1 | SP0 | | Bit | Name | | | | | | | De | scripti | on | | | | | | | - 0 | SP3 - 0 | | nary Cl | | eferen | ce Inp | ut Sel | ection | Bits: | These | bits are | e used | to sele | ct prim | nary | | | | | SP3 | - SS0 | | F | Primary | / Clock | Refere | nce In | out | | | | | | | | | 00 | 00 | | | | | | | | | | | | | | | | 00 | 01 | | CTREF2 | | | | | | | | | | | | | | 00 | 10 | | "A Clocks" | | | | | | | | | | | | 0010<br>0011<br>0100 | | | | | "B Clocks" | | | | | | | | | | | | | | | | | Reserved | | | | | | | | | | | | 0100<br>0101 | | | | | Reserved | | | | | | | | | | | | 0100 | | | | | Reserved | | | | | | | | | | | | | | 01 | 11 | | | | Res | erved | | | | | | | | | | | 10 | 000 | | | | LF | REF0 | | | | | | | | | | | 10 | 01 | | | | LF | REF1 | | | | | | | | | | | 10 | 10 | | | | LF | REF2 | | | | | | | | | | | 10 | )11 | | | | LF | REF3 | | | | | | | | | | | 11 | 00 | | | | Res | erved | | | | | | | | | 1101 | | | | | Reserved | | | | | | | | | | | | 1110 | | | | | | | Res | erved | | | | | | | | | | | 11 | 11 | | | | Res | erved | | | | | | | Table 19 - DPLL Operation Mode (DOM1) Register Bits (continued) Read/Write Address: 002C<sub>H</sub>r Reset Value: 0000<sub>H</sub> 13 2 0 15 14 12 11 10 9 8 7 6 5 4 3 1 DIV0 0 CNS1 CNS0 HRST MRST FDM1 FDM0 BFEN AFEN CNIN DIV1 0 0 0 | Bit | Name | | | Description | | | | | | | | | | | |---------|---------|-----------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--|--|--|--|--| | 15 - 12 | Unused | Reserve | <b>d.</b> In nor | mal functional mode, these bits <b>MUST</b> be set to zero. | | | | | | | | | | | | 11 | HRST | memory<br>circuit wil | circuit is<br>Il be rese | · 1 0 1 1 | | | | | | | | | | | | 10 | MRST | When Mi with the r | it will be reset. While the DPLL is in Holdover Mode, pulsing HRST high (or ing it high continuously) will force the DPLL to the Freerun Mode. E Reset Bit: When MRST is low, the DPLL MTIE circuit is in functional mode. In MRST is high, the MTIE circuit will be reset - the DPLL outputs will align the nearest edge of the selected reference. When the ZL50030 is operating the slave mode, this bit MUST be set high to keep the MTIE in the reset mode. In Detect Mode Bits: These two bits control how to choose the Failure ection Mode. Failure Detection Mode Autodetect - Automatic Failure Detection by internal reference monitor circuit External - Failure Detection controlled by external inputs (PRI_LOS and SEC_LOS) Forced Primary - The DPLL is forced to use primary reference | | | | | | | | | | | | | 9 - 8 | FDM1 -0 | | | ode Bits: These two bits control how to choose the Failure | | | | | | | | | | | | | | FDM1 | FDM0 | Failure Detection Mode | | | | | | | | | | | | | | 0 | 0 | <u> </u> | | | | | | | | | | | | | | 0 | 1 | | | | | | | | | | | | | | | 1 | 0 | Forced Primary - The DPLL is forced to use primary reference | | | | | | | | | | | | | | 1 | 1 | Forced Secondary - The DPLL is forced to use secondary reference | | | | | | | | | | | | 7 | BFEN | | | utput Enable Bit: When BFEN is low, FAIL_B output is disabled, en BFEN is high, FAIL_B output is enabled. | | | | | | | | | | | | 6 | AFEN | | | en AFEN is high, FAIL_A output is disabled, en AFEN is high, FAIL_A output is enabled. | | | | | | | | | | | | 5 | CNIN | CTREF2 | inputs w | <b>REF2 Inputs Inverted:</b> When CNIN is high, the CTREF1 and ill be inverted, prior to entering the DPLL module. When CNIN is and CTREF2 inputs will not be inverted. | | | | | | | | | | | Table 20 - DPLL Operation Mode (DOM2) Register Bits | Bit | Name | Description | | | | | | | | | | | |------|----------|-------------|------------------------|----------------------------|------------------------------------------------------------|----------|--|--|--|--|--|--| | 4 -3 | DIV1 - 0 | | Bits: Thes<br>NREFo ou | | efine the relationship between the input r | eference | | | | | | | | | | D | IV1 DIV | 0 | NREFo Output | | | | | | | | | | | | 0 0 | Input re | ference | | | | | | | | | | | | 0 1 | | ference/193 (8 kHz signal when input referer<br>1.544 MHz) | ice | | | | | | | | | | | 1 0 | | ference/256 (8 kHz signal when input referer<br>2.048 MHz) | nce | | | | | | | | | | | 1 1 | Reserv | ed | | | | | | | | | 2 | Reserved | Reserv | ed. In norm | al functiona | I mode, this bit <b>MUST</b> be set to zero. | | | | | | | | | 1- 0 | CNS1 - 0 | _ | | election Bit<br>REFo sourc | s: These three bits select three of the LR e. | EF3 - | | | | | | | | | | | CNS1 | CNS0 | NREFo Source | | | | | | | | | | | | 0 | 0 | LREF0 | 1 | | | | | | | | | | | 0 | 1 | LREF1 | 1 | | | | | | | | | | | 1 | 0 | LREF2 | 1 | | | | | | | | | | | 1 | 1 | LREF3 | ] | | | | | | | Table 20 - DPLL Operation Mode (DOM2) Register Bits (continued) | BEN (bit 14) | | Bit | Primary Master<br>Mode | Secondary Master Mode | Slave Mode | |--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------|-----------------------------------------|---------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | RPS (bit 12) 0 - Preferred reference is PRI_REF 0 - Preferred reference is PRI_REF S1-0 (bits 11-10) To - S4 kHz 01 - 1.544 MHz 10 - 2.048 MHz 11 - 8.192 MHz Clock ("B Clocks") To - 2.048 MHz 11 - 8.192 MHz Clock ("B Clocks") To - 2.048 MHz MH | | BEN (bit 14) | 0 - Monitor "B Clocks" | 1 - Drive "B Clocks" | 0 - Monitor "B Clocks" | | PRI_REF | | AEN (bit 13) | 1 - Drive "A Clocks" | 0 - Monitor "A Clocks" | 0 - Monitor "A Clocks" | | Chits 11-10 Frequency of the secondary reference 10 - 2.048 MHz 10 - 2.048 MHz 10 - 2.048 MHz 10 - 2.048 MHz 10 - 2.048 MHz 11 - 8.192 MHz Clock ("A Clocks") Cloc | | RPS (bit 12) | | | | | Cibits 9-8 Frequency of the primary reference Cisits 9-8 | | (bits 11-10) Frequency of the secondary | <b>01</b> - 1.544 MHz | <b>01</b> - 1.544 MHz | | | Secondary reference, selection: 1010 - LREF1 1010 - LREF2 1011 - LREF3 1010 - LREF2 1011 - LREF3 1010 - LREF3 Scondary reference, regardless of the values of bits SS3-0. Output frame pulses are aligned to FRAME_B_io if secondary reference is the active reference SP3-0 (bits 3-0) 0001 - CTREF2 1000 - LREF0 1000 - LREF0 1000 - LREF1 1000 - LREF1 1010 - LREF1 1010 - LREF1 1010 - LREF2 1011 - LREF3 Output frame pulses are aligned to FRAME_A_io if primary reference, regardless of the values of bits SP3-0. Output frame pulses are aligned to FRAME_A_io if primary reference, regardless of the values of bits SP3-0. Output frame pulses are aligned to FRAME_A_io if primary reference is the active reference. | iits | (bits 9-8) Frequency of the primary | <b>01</b> - 1.544 MHz | | | | (bits 3-0) Primary reference selection: MRST (bit 10) MRST (bit 10) MRST (bit 9-8) FDM1, FDM0 (bits 9-8) Failure detect mode selection (bits 3-0) O001 - CTREF2 1000 - LREF0 1000 - LREF1 L | DOM1<br>Register E | (bits 7-4) Secondary reference | 0001 - CTREF2<br>1000 - LREF0<br>1001 - LREF1<br>1010 - LREF2 | 0001 - CTREF2<br>1000 - LREF0<br>1001 - LREF1<br>1010 - LREF2 | When bits FS1-0 are set to 11, C8_B_io is always used as the secondary reference, regardless of the values of bits SS3-0. Output frame pulses are aligned to FRAME_B_io if secondary reference is the | | 1 - MTIE reset 1 - MTIE reset reset state in Slave mode 2 1 - MTIE reset 1 - MTIE reset reset state in Slave mode 2 2 2 3 5 5 5 5 5 5 5 5 5 | | (bits 3-0) Primary reference | 0001 - CTREF2<br>1000 - LREF0<br>1001 - LREF1<br>1010 - LREF2 | When bits FP1-0 are set to 11, C8_A_io is always used as the primary reference, regardless of the values of bits SP3-0. Output frame pulses are aligned to FRAME_A_io if primary reference is the active | When bits FP1-0 are set to 11, C8_A_io is always used as the primary reference, regardless of the values of bits SP3-0. Output frame pulses are aligned to FRAME_A_io if primary reference is the active | | mode selection (Note 1) (Note 1) | 2<br>3its | MRST (bit 10) | | | | | | DOM 2<br>Register I | (bits 9-8)<br>Failure detect | 00 - Autodetect Mode | 01 - External Mode | 01 - External Mode | | | * Note 1 | | switching among references is | | , | Table 21 - ZL50030 Mode Selection - By Programming DOM1 and DOM2 Registers | | Write Ac | ddress: 0<br>0000 <sub>H</sub> | 02D <sub>H</sub> | | | | | | | | | | | | | |----------|----------|--------------------------------|------------------|----------|----------|----------|---|---|---|---|---|---|------|------|------| | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | POS<br>6 | POS<br>5 | POS<br>4 | POS<br>3 | POS<br>2 | POS<br>1 | POS<br>0 | 0 | 0 | 0 | 0 | 0 | 0 | SKC2 | SKC1 | SKC0 | | Bit | Name | Description | |--------|----------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 15 - 9 | POS6 - 0 | <b>Phase Offset Bits:</b> These seven bits refer to the 2's complement phase word to control the DPLL output phase offset. The offset varies in steps of 15 ns if the reference is 8 kHz or 2.048 MHz. The offset varies in steps of 20 ns if the reference is 1.544 MHz. | | 8 - 3 | Unused | Reserved. In normal functional mode, these bits MUST be set to zero. | | 2 - 0 | SKC2 - 0 | <b>Skew Control Bits:</b> These three bits control the delay of the DPLL outputs from 0 to 7 steps in delay intervals of 3.5 ns. | Table 22 - DPLL Output Adjustment (DPOA) Register Bits Read/Write Address: 002E<sub>H</sub> for DHKR Register Reset Value: 0000<sub>H</sub> SLS PLS CKM Limit State2 State1 State0 | Bit | Name | | De | escription | | | | | | |--------|----------|----------------------------------------------------------------------|----------------------|--------------------------------------------------------|------------------------|--|--|--|--| | 15 - 7 | Unused | Reserved. In normal functional mode, these bits MUST be set to zero. | | | | | | | | | 6 | SLS | Secondary Loss Def<br>from the DPLL Refere | • | only bit): This bit is the sa_SEC. | ame as the output | | | | | | 5 | PLS | Primary Loss Detection the DPLL Reference | • | ly bit): This bit is the same | e as the output from | | | | | | 4 | CKM | | | e primary output C32/64o<br>s 32.768 MHz clock. This i | | | | | | | 3 | Limit | Limit (Read-only bit | ): Indicates that DI | PLL Phase Slope Limiter li | mits input phase. | | | | | | 2 - 0 | State2-0 | 7, "State Machine Dia | agram" on page 25 | | Please refer to Figure | | | | | | | | | State 2-0 | State Name | | | | | | | | | | 000 | NORMAL_PRI | | | | | | | | | | 001 | Reserved | | | | | | | | | | 010 | HOLDOVER_PRI | | | | | | | | | | 011 | MTIE_PRI | | | | | | | | | | 100 | NORMAL_SEC | | | | | | | | | | 101 | Reserved | | | | | | | | | | 110 | HOLDOVER_SEC | | | | | | | | | | 111 | MTIE_SEC | ] | | | | | Table 23 - DPLL House Keeping (DHKR) Register Bits | 15 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---------|-----|------|------|------|------|------|-----|-----|-----|-----|-----|-----|-----|-----| | BTM BTM | BTM | BSAB | BSAB | BSAB | BSAB | BSAB | BCA | 2 1 | 0 | 4 | 3 | 2 | 1 | 0 | B7 | B6 | B5 | B4 | B3 | B2 | B1 | B0 | | Bit | Name | | | | | De | escriptio | on | | | | | |--------------------------|--------------------------|--------------------|----------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------|--------------------------------------------------------------------|---------------|-----------------|-------------|-----------|------------------------------------------|--| | 15 -13 | BTM2 - 0 | | | | elay and Me | ssage Conti | rol Bits: | These t | hree bits | control | the backplane | | | | | <u>BTM2</u><br>000 | | Per-channel variable delay from local interface; the content of the connection memory is the local data memory address of the switched input channel are | | | | | | | | | | | | 001 | | stream. The backplane CT-Bus output is from the local ST-BUS input. Per-channel constant delay from local interface; the content of the connection memory is the local data memory address of the switched input channel and stream. The backplane CT-Bus output is from the local ST-BUS input. | | | | | | | | | | | | 010 | | Per-channel variable delay from backplane interface; the content of the connection memory is the backplane data memory address of the switched input channel and stream. The backplane CT-BUS output is from the backplane CT-Bus input. | | | | | | | | | | | | 011 | | Per-conninput | channel cons | stant delay froory is the back<br>ory is the back<br>d stream. The | ckplane | data me | mory add | dress of | content of the<br>the switched<br>om the | | | | | 100 | | Per- | channel mes<br>ory location | • | | | | | the connection us output | | | | | 101<br>110 | | Per-<br>pres<br>Per- | channel BEF<br>ented to the<br>channel inpu | R pattern; the<br>backplane C<br>it. The backp | T-Bus o | utput ch | annel. | st patter | n will be | | | | | 111 | 1 | 1 | erved. | | 1 | | | I | | | | | | ВТМ2 | BTM1 | BTM0 | Local | Source<br>Backplane | Var.<br>delay | Const.<br>delay | Msg<br>Mode | BER | Per<br>Channel<br>Input (HiZ) | | | | | 0 | 0 | 0 | х | | х | | | | | | | | | 0 | 0 | 1 | х | | | х | | | | | | | | 0 | 1 | 0 | | х | Х | | | | | | | | | 0 | 1 | 1 | | Х | | х | | | | | | | | 1 | 0 | 0 | | | | | х | | | | | | | 1 | 0 | 1 | | | | | | Х | | | | | | 1 | 1 | 0 | Reserved | | | | | | х | | | | | | <u>'</u> | <u> </u> | Reserved | | | | | | | | | 12- 8 | BSAB4 - 0 | | | | | its: These five | | efer to the | e numbe | r of the | data stream for | | | 7 - 0<br>(See<br>Note 1) | BCAB7 - 0 | | | | | Bits: These e | | s refer to | the num | nber of t | he channel for | | | Note 1: Or | nly Bits 7-0 will be use | d for per | -char | nnel n | nessage mod | le for the back | kplane B | STio stre | ams. | | | | **Table 24 - Backplane Connection Memory Bits** | Source Data Rate | Source Stream | BSAB Bit Usage | BCAB Bit Usage | |------------------|---------------|----------------|------------------------| | 2 Mbps | LSTio0-15 | BSAB3-0 | BCAB4-0 (32-ch/frame) | | 4 Mbps | LSTio0-15 | BSAB3-0 | BCAB5-0 (64-ch/frame) | | 8 Mbps | LSTio0-15 | BSAB3-0 | BCAB6-0 (128-ch/frame) | Table 25 - BSAB and BCAB Bits Usage when Source Stream is from the Local Port | Source Data Rate | Source Stream | BSAB Bit Usage | BCAB Bit Usage | |------------------|---------------|----------------|------------------------| | 8 Mbps | BSTio0-31 | BSAB4-0 | BCAB6-0 (128-ch/frame) | | 16 Mbps | BSTio0-15 | BSAB3-0 | BCAB7-0 (256 ch/frame) | Table 26 - BSAB and BCAB Bits Usage when Source Stream is from the Backplane Port | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |-----|-----|-----|------|------|------|------|------|------|------|------|------|------|------|------|------| | LTM | LTM | LTM | LSAB | LSAB | LSAB | LSAB | LSAB | LCAB | 2 | 1 | 0 | 4 | 3 | 2 | 1 | 0 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | Bit | Name | | | | | | Desc | cription | | | | | |--------------------------|------------------|-------------------------|--------|------|-------|---------------|------------------------------------------------|---------------|-----------------|-------------|---------------|----------------------------| | 15 -13 | LTM2 - 0 | Throughp<br>local ST-B | | | | l Messaç | ge Channe | el Contro | ol Bits: | These th | ree bits | s control the | | 1 | | <u>LTM2-0</u> | | | | <u>Thro</u> ı | ughput dela | ay and M | <u>1essage</u> | Mode c | <u>ontrol</u> | | | | | 000 | mer | mory | is th | e local da | elay from lo<br>ta memory a<br>out is from lo | address o | f the swit | ched inpu | | nection<br>el and stream. | | | | 001 | mer | mory | is th | e local da | delay from lo<br>ta memory a<br>out is from lo | address o | f the swit | ched inpu | | nnection<br>el and stream. | | | | 010 | mer | mory | is th | e backpla | | mory add | ress of th | ne switche | ed input | e connection channel and | | | | 011 | con | nect | ion m | nemory is | delay from th<br>the backpla<br>he local ST- | ne data n | nemory a | ddress o | f the swi | tched input | | | | 100 | | | | | mode; only<br>e presented | | | | | | | | | 101 | | | | | ern; the pseu<br>ut channel. | udo rando | om BER t | est patte | rn will be | e presented to | | 1 | | 110 | Per | -cha | nnel | input. The | local ST-Bl | JS is inpu | ut | | | | | | | 111 | Res | erve | ed | | | | | | | | | | | | LTM2 | LTM1 | LTM0 | | Source<br>io only)l | Var.<br>delay | Const.<br>delay | Msg<br>Mode | BER | Per<br>Channel | | 1 | | | 5 | 5 | 5 | Local | Backplane | | | | | Input (HiZ) | | 1 | | | 0 | 0 | 0 | х | | Х | | | | | | | | | 0 | 0 | 0 | х | | ., | Х | | | | | | | | 0 | 1 | 1 | | X<br>X | Х | Х | | | | | i | | | 1 | 0 | 0 | | | | | х | | | | | | | 1 | 0 | 1 | | | | | | х | | | | | | 1 | 1 | 0 | | | | | | | х | | | | | 1 | 1 | 1 | | | | Reserved | | | | | | | _ | | | | | | | | | • | | | 12 - 8 | LSAB4 -<br>LSAB0 | the source | | | | | | | r to the r | number | of the d | ata stream for | | 7 - 0<br>(See<br>Note 1) | LCAB7 -<br>LCAB0 | Source C<br>is the sour | | | | | - | | efer to th | ne numb | er of the | e channel that | | Note 1: Only | / Bits 7-0 will | be used for p | er-cha | nnel | mes | sage mode | for the loca | I LSTio st | reams. | | | | **Table 27 - Local Connection Memory Bits** | Source Data Rate | Source Stream | LSAB Bit Usage | LCAB Bit Usage | |------------------|---------------|----------------|------------------------| | 8 Mbps | BSTio0-31 | LSAB4-0 | LCAB6-0 (128-ch/frame) | | 16 Mbps | BSTio0-15 | LSAB3-0 | LCAB7-0 (256 ch/frame) | Table 28 - LSAB and LCAB Bits Usage when Source Stream is from the Backplane Port | Source Data Rate | Source Stream | LSAB Bit Usage | LCAB Bit Usage | |------------------|---------------|----------------|------------------------| | 2 Mbps | LSTi0-15 | LSAB3-0 | LCAB4-0 (32-ch/frame) | | 4 Mbps | LSTio0-15 | LSAB3-0 | LCAB5-0 (64-ch/frame) | | 8 Mbps | LSTio0-15 | LSAB3-0 | LCAB6-0 (128-ch/frame) | Table 29 - LSAB and LCAB Bits Usage when Source Stream is from the Local Port #### 22.0 **DC/AC Electrical Characteristics** #### **Absolute Maximum Ratings\*** | | Parameter | Symbol | Min. | Max. | Units | |---|---------------------------|-------------------|------|-----------------------|-------| | 1 | Supply Voltage | $V_{DD}$ | -0.5 | 5.0 | V | | 2 | BSTio Bias Voltage | V <sub>DD5V</sub> | -0.5 | 7.0 | V | | 3 | Input Voltage | V <sub>I</sub> | -0.5 | V <sub>DD</sub> + 0.5 | V | | 4 | Output Voltage | Vo | -0.5 | V <sub>DD</sub> + 0.5 | V | | 5 | Package power dissipation | $P_{D}$ | | 2 | W | | 6 | Storage temperature | T <sub>S</sub> | - 55 | +125 | °C | <sup>\*</sup> Exceeding these values may cause permanent damage. Functional operation under these conditions is not implied. #### Recommended Operating Conditions - Voltages are with respect to ground (V<sub>SS</sub>) unless otherwise stated. | | Characteristics | Sym. | Min. | Typ. <sup>‡</sup> | Max. | Units | |---|--------------------------------------|-------------------|------|-------------------|----------------|-------| | 1 | Operating Temperature | T <sub>OP</sub> | -40 | 25 | +85 | °C | | 2 | Positive Supply | $V_{DD}$ | 3.0 | 3.3 | 3.6 | V | | 3 | BSTio Bias Voltage (3 V PCI Spec) | $V_{\rm DD5V}$ | 3.0 | 3.3 | 3.6 | V | | 3 | BSTio Bias Voltage (5 V PCI Spec) | $V_{\rm DD5V}$ | 4.5 | 5.0 | 5.5 | V | | 4 | Input Voltage | V <sub>I</sub> | 0 | | $V_{DD}$ | V | | 5 | Input Voltage on 5 V Tolerant Inputs | V <sub>I_5V</sub> | 0 | | $V_{\rm DD5V}$ | V | <sup>‡</sup> Typical figures are at 25°C and are for design aid only: not guaranteed and not subject to production testing. #### **DC Electrical Characteristics**<sup>†</sup> - Voltages are with respect to ground (V<sub>ss</sub>) unless otherwise stated. | | Observato Jatina | • | | <b>-</b> + | | 11.14. | To all Occasions | |----|----------------------------|-----------------|---------------------|-------------------|--------------------|--------|----------------------------| | | Characteristics | Sym. | Min. | Typ. <sup>‡</sup> | Max. | Units | Test Conditions | | 1 | Supply Current | $I_{DD}$ | | | 480 | mA | Outputs unloaded | | 2 | Input High Voltage | $V_{IH}$ | 0.7V <sub>DD</sub> | | | V | | | 3 | Input Low Voltage | $V_{IL}$ | | | 0.3V <sub>DD</sub> | V | | | 4 | Input Leakage (input pins) | ΙL | | | 15 | μΑ | 0 < V < V <sub>DD_IO</sub> | | | | | | | | | See Note 1 | | 5 | Weak Pullup Current | I <sub>PU</sub> | | 33 | 50 | μΑ | Input at 0 V | | 6 | Weak Pulldown Current | I <sub>PD</sub> | | 33 | 50 | μΑ | Input at V <sub>DD</sub> | | 7 | Input Pin Capacitance | CI | | 5 | 10 | pF | | | 8 | Output High Voltage | V <sub>OH</sub> | 0.8 V <sub>DD</sub> | | | V | I <sub>OH</sub> = 10 mA | | 9 | Output Low Voltage | V <sub>OL</sub> | | | 0.4 | V | I <sub>OL</sub> = 10 mA | | 10 | High Impedance Leakage | I <sub>OZ</sub> | | | 5 | μΑ | 0 < V < V <sub>DD_IO</sub> | | 11 | Output Pin Capacitance | Co | | | 15 | pF | | <sup>†</sup> Characteristics are over recommended operating conditions unless otherwise stated. <sup>‡</sup> Typical figures are at 25°C and are for design aid only: not guaranteed and not subject to production testing. \* Note 1: Maximum leakage on pins (output or I/O pins in high impedance state) is over an applied voltage (Vin). #### **AC Electrical Characteristics - Timing Parameter Measurement Voltage Levels** | | Characteristics | Sym. | Level | Units | Conditions | |---|----------------------------------|-----------------|---------------------|-------|------------| | 1 | CMOS Threshold | V <sub>CT</sub> | 0.5 V <sub>DD</sub> | V | | | 2 | Rise/Fall Threshold Voltage High | $V_{HM}$ | 0.7 V <sub>DD</sub> | V | | | 3 | Rise/Fall Threshold Voltage Low | $V_{LM}$ | 0.3 V <sub>DD</sub> | V | | #### AC Electrical Characteristics<sup>†</sup> - Input Frame Pulse and Input Clock Timing | | Characteristic | Sym. | Min. | Typ.‡ | Max. | Units | Notes | |---|-----------------------------------------------------|---------------------------------------|------|-------|------|-------|-------| | 1 | FRAME_A_io, FRAME_B_io Input Frame Pulse Width | t <sub>CFPIW</sub> | 90 | 122 | 180 | ns | | | 2 | FRAME_A_io, FRAME_B_io Input Frame Pulse Setup Time | t <sub>CFPIS</sub> | 45 | | 90 | ns | | | 3 | FRAME_A_io, FRAME_B_io Input Frame Pulse Hold Time | t <sub>CFPIH</sub> | 45 | | 90 | ns | | | 4 | C8_A_io, C8_B_io Input Clock Period | t <sub>C8MIP</sub> | 112 | 122 | 132 | ns | | | 5 | C8_A_io, C8_B_io Input Clock High Time | t <sub>C8MIH</sub> | 48 | | 74 | ns | | | 6 | C8_A_io, C8_B_io Input Clock Low Time | t <sub>C8MIL</sub> | 48 | | 74 | ns | | | 7 | C8_A_io, C8_B_io Input Rise/Fall Time | t <sub>rC8i</sub> , t <sub>fC8i</sub> | 0 | | 5 | ns | | <sup>†</sup> Characteristics are over recommended operating conditions unless otherwise stated. <sup>‡</sup> Typical figures are at 25°C and are for design aid only: not guaranteed and not subject to production testing. Figure 15 - Backplane Frame Pulse Input and Clock Input Timing Diagram #### AC Electrical Characteristics<sup>†</sup> - Output Frame Pulse and Output Clock Timing | | Characteristic | Sym. | Min. | Typ.‡ | Max. | Units | Notes | |----|---------------------------------------------------------------------------------------------|---------------------|-------|-------|-------|-------|------------------------| | 1 | Backplane Frame Boundary Offset | t <sub>FBOS</sub> | -6.25 | | 10 | ns | | | 2 | FRAME_A_io, FRAME_B_io Output Pulse Width | t <sub>CFPOW</sub> | 114.5 | 122 | 129.5 | ns | C <sub>L</sub> = 30 pF | | 3 | Delay from FRAME_A_io, FRAME_B_io output falling edge to C8_a_io,C8_B_io output rising edge | t <sub>CFODF</sub> | 57.25 | | 64.75 | ns | | | 4 | Delay from C8_A_io,C8_B_io output rising edge to FRAME_A_io,FRAME_B_io output rising edge | t <sub>CFODR</sub> | 57.25 | | 64.75 | ns | | | 5 | C8_A_io, C8_B_io Output Clock Period | t <sub>C8MP</sub> | 114.5 | 122 | 129.5 | ns | | | 6 | C8_A_io, C8_B_io Output High Time | t <sub>C8MH</sub> | 57.25 | | 64.75 | ns | $C_L = 30 pF$ | | 7 | C8_A_io, C8_B_io Output Low Time | t <sub>C8ML</sub> | 57.25 | | 64.75 | ns | | | 8 | C8_A_io, C8_B_io Output Rise Time | t <sub>rC80</sub> | | | 13 | ns | | | 9 | C8_A_io, C8_B_io Output Fall Time | t <sub>fC80</sub> | | | 14 | | | | 10 | C32/64o (32.768 MHz) Output Delay Time | t <sub>C32MOD</sub> | | | 7.5 | ns | | | 11 | C32/64o (32.768 MHz) Period | t <sub>C32MP</sub> | 23 | 30.5 | 38 | ns | C <sub>1</sub> = 30 pF | | 12 | C32/64o (32.768 MHz) High Time | t <sub>C32MH</sub> | 11.5 | | 19 | ns | оլ – 30 рі | | 13 | C32/64o (32.768 MHz) Low Time | t <sub>C32ML</sub> | 11.5 | | 19 | ns | | | 14 | C32/64o (65.536 MHz) Period | t <sub>C64MP</sub> | 11.5 | | 19 | ns | | | 15 | C32/64o (65.536 MHz) High Time | t <sub>C64MH</sub> | 6.5 | | 8 | ns | | | 16 | C32/64o (65.536 MHz) Low Time | t <sub>C64ML</sub> | 6.5 | | 13 | ns | | | 17 | C32/64o Clock Rise Time<br>(32.768 MHz or 65.536 MHz) | t <sub>r320</sub> | | | 5 | ns | | | 18 | C32/64o Clock Fall Time<br>(32.768 MHz or 65.536 MHz) | t <sub>f320</sub> | | | 6 | ns | | <sup>†</sup> Characteristics are over recommended operating conditions unless otherwise stated. ‡ Typical figures are at 25°C and are for design aid only: not guaranteed and not subject to production testing. Figure 16 - Backplane Frame Pulse Output and Clock Output Timing Diagram (in Primary Master Mode and Secondary Master Mode) #### AC Electrical Characteristics<sup>†</sup> - C20i Master Input Clock Timing | | Characteristic | Sym. | Min. | Typ.‡ | Max. | Units | Notes | |---|----------------------------|--------------------------------------------|--------|-------|--------|-------|-------| | 1 | C20i Input Clock Period | t <sub>C20MP</sub> | 49.995 | 50 | 50.005 | ns | | | 2 | C20i Input Clock Tolerance | | -100 | | 100 | ppm | | | 3 | C20i Input Clock High Time | t <sub>C20MH</sub> | 20 | | 30 | ns | | | 4 | C20i Input Clock Low Time | t <sub>C20ML</sub> | 20 | | 30 | ns | | | 5 | C20i Input Rise/Fall Time | t <sub>rC20M</sub> ,<br>t <sub>fC20M</sub> | | | 10 | ns | | <sup>†</sup> Characteristics are over recommended operating conditions unless otherwise stated. <sup>‡</sup> Typical figures are at 25°C and are for design aid only: not guaranteed and not subject to production testing. Figure 17 - Backplane Frame Pulse Input and Clock Input Timing Diagram #### AC Electrical Characteristics<sup>†</sup> - Reference Input Timing | | Characteristic | Sym. | Min. | Typ.‡ | Max. | Units | Notes | |----|----------------------------------------|--------------------------------------------|------|-------|--------|-------|-------------------| | 1 | CTREF1, CTREF2, LREF0-3 Period | t <sub>R8KP</sub> | 121 | 125 | 129 | μS | | | 2 | CTREF1, CTREF2, LREF0-3 High Time | t <sub>R8kh</sub> | 0.09 | | 128.91 | μS | 8 kHz<br>Mode | | 3 | CTREF1, CTREF2, LREF0-3 Low Time | t <sub>R8kL</sub> | 0.09 | | 128.91 | μS | Wiode | | 4 | CTREF1, CTREF2, LREF0-3 Rise/Fall Time | t <sub>rR8K</sub> , t <sub>fR8K</sub> | 0 | | 20 | ns | | | 5 | CTREF1, CTREF2, LREF0-3 Period | t <sub>R2MP</sub> | 366 | 488 | 610 | ns | | | 6 | CTREF1, CTREF2, LREF0-3 High Time | t <sub>R2Mh</sub> | 90 | 244 | 520 | ns | 2.048 MHz<br>Mode | | 7 | CTREF1, CTREF2, LREF0-3 Low Time | t <sub>R2ML</sub> | 90 | 244 | 520 | ns | Wiode | | 8 | CTREF1, CTREF2, LREF0-3 Rise/Fall Time | t <sub>rR2M,</sub><br>t <sub>fR2M</sub> | 0 | | 20 | ns | | | 9 | CTREF1, CTREF2, LREF0-3 Period | t <sub>R1M5P</sub> | 486 | 648 | 810 | ns | | | 10 | CTREF1, CTREF2, LREF0-3 High Time | t <sub>R1M5h</sub> | 90 | 324 | 720 | ns | 1.544 MHz<br>Mode | | 11 | CTREF1, CTREF2, LREF0-3 Low Time | t <sub>R1M5L</sub> | 90 | 324 | 720 | ns | Wiode | | 12 | CTREF1, CTREF2, LREF0-3 Rise/Fall Time | t <sub>rR1M5</sub> ,<br>t <sub>fR1M5</sub> | 0 | | 20 | ns | | <sup>†</sup> Characteristics are over recommended operating conditions unless otherwise stated. <sup>‡</sup> Typical figures are at 25°C and are for design aid only: not guaranteed and not subject to production testing. Figure 18 - Reference Input Timing Diagram when the input frequency = 8 kHz Figure 19 - Reference Input Timing Diagram when the input frequency = 2.048 MHz Figure 20 - Reference Input Timing Diagram when the input frequency = 1.544 Hz #### AC Electrical Characteristics<sup>†</sup> - Reference Output Timing | | Characteristic | Sym. | Min. | Typ.‡ | Max. | Units | Notes | |----|----------------------------|------------------------------------------|-----------|-------------|----------------------|-------|---------------------| | 1 | NREFo Output Delay Time | t <sub>ROD</sub> | | | 20 | ns | | | 2 | NREFo Clock Period | t <sub>RP</sub> | Same as L | REF0-3 Per | (DIV1,DIV0) = (0,0) | | | | 3 | NREFo Clock High Time | t <sub>RH</sub> | Same as L | REF0-3 Higl | in the DOM2 Register | | | | 4 | NREFo Clock Low Time | t <sub>RL</sub> | Same as L | REF0-3 Low | | | | | 5 | NREFo Clock Rise/Fall Time | t <sub>rREF</sub> ,<br>t <sub>fREF</sub> | 0 | | 12<br>14 | ns | | | 6 | NREFo Clock Period | t <sub>R8KOP</sub> | 124.9 | 125 | 125.1 | μS | (DIV1,DIV0) = (0,1) | | 7 | NREFo Clock High Time | t <sub>R8KO2H</sub> | 124.4 | 124.5 | 124.6 | μS | or | | 8 | NREFo Clock Low Time | t <sub>R8KO2L</sub> | 480.5 | 488 | 495.5 | ns | (DIV1,DIV0) = (1,0) | | 9 | NREFo Clock High Time | t <sub>R8KO15H</sub> | 124.3 | 124.4 | 124.5 | μS | in the DOM2 | | 10 | NREFo Clock Low Time | t <sub>R8KO15L</sub> | 640.5 | 648 | 655.5 | ns | Register | <sup>‡</sup> Characteristics are over recommended operating conditions unless otherwise stated. <sup>‡</sup> Typical figures are at 25°C and are for design aid only: not guaranteed and not subject to production testing. Figure 21 - Reference Output Timing Diagram when (DIV1, DIV0) = (0, 0) in DOM2 Register Figure 22 - Reference Output Timing Diagram when (DIV1, DIV0) = (0, 0) in DOM2 Register Figure 23 - Reference Input Timing Diagram when (DIV1, DIV0) = (0, 0) in DOM2 Register Figure 24 - Reference Output Timing Diagram when (DIV1, DIV0) = (1, 0) in DOM2 Register Figure 25 - Reference Output Timing Diagram when (DIV1, DIV0) = (0, 1) in DOM2 Register #### AC Electrical Characteristics<sup>†</sup> - Local Frame Pulse and Clock Timing, ST\_CKo = 4.096 MHz | | <u> </u> | | | _ + | | | | |---|------------------------------------------------------------------------------------|--------------------------------------|-------|-------|-------|-------|------------------------| | | Characteristic | Sym. | Min. | Typ.‡ | Max. | Units | Notes | | 1 | Local Frame Boundary Offset <sup>1</sup> | t <sub>LFBOS</sub> | 6.5 | | 25 | ns | | | 2 | ST_FPo0/1 Width | t <sub>FPW4</sub> | 236.5 | 244 | 251.5 | ns | | | 3 | ST_FPo0/1 Output Delay from Falling edge of ST_FPo0/1 to falling edge of ST_CKo0/1 | t <sub>FODF4</sub> | 118.3 | | 125.8 | ns | C <sub>1</sub> = 30 pF | | 4 | ST_FPo 0/1Output Delay from Falling edge | t <sub>FODR4</sub> | 118.3 | | 125.8 | ns | OL OO PI | | | of ST_CKo0/1 to rising edge of ST_FPo0/1 | | | | | | | | 5 | ST_CKo0/1 Clock Period | t <sub>CP4</sub> | 236.5 | 244 | 251.5 | ns | | | 6 | ST_CKo0/1 Clock Pulse Width High | t <sub>CH4</sub> | 118.3 | | 125.8 | ns | | | 7 | ST_CKo0/1 Clock Pulse Width Low | t <sub>CL4</sub> | 118.3 | | 125.8 | ns | | | 8 | ST_CKo0/1 Clock Rise/Fall Time | t <sub>rC40</sub> , t <sub>C40</sub> | | | 14 | ns | | <sup>†</sup> Characteristics are over recommended operating conditions unless otherwise stated. Note 1: No jitter presented on input reference clock. <sup>‡</sup> Typical figures are at 25°C and are for design aid only: not guaranteed and not subject to production testing. Figure 26 - Local Clock Timing Diagram when ST\_CKo0/1 frequency = 4.096 MHz #### AC Electrical Characteristics<sup>†</sup> - Local Frame Pulse and Clock Timing, ST\_CKo0 = 8.192 MHz | | | | | J, | | | | |---|------------------------------------------------------------------------------------|------------------------------------------|-------|-------------------|-------|-------|------------------------| | | Characteristic | Sym. | Min. | Typ. <sup>‡</sup> | Max. | Units | Notes | | 1 | Local Frame Boundary Offset <sup>1</sup> | t <sub>LFBOS</sub> | 6.5 | | 25 | ns | | | 2 | ST_FPo0/1 Width | t <sub>FPW8</sub> | 114.5 | 122 | 129.5 | ns | | | 3 | ST_FPo0/1 Output Delay from Falling edge of ST_FPo0/1 to falling edge of ST_CKo0/1 | t <sub>FODF8</sub> | 57.3 | | 64.8 | ns | C <sub>L</sub> = 30 pF | | 4 | ST_FPo0/1 Output Delay from Falling edge of ST_CKo0-1 to rising edge of ST_FPo0/1 | t <sub>FODR8</sub> | 57.3 | | 64.8 | ns | | | 5 | ST_CKo0/1 Clock Period | t <sub>CP8</sub> | 114.5 | 122 | 129.5 | ns | | | 6 | ST_CKo0/1 Clock Pulse Width High | t <sub>Ch8</sub> | 57.3 | | 64.8 | ns | | | 7 | ST_CKo0/1 Clock Pulse Width Low | t <sub>CL8</sub> | 57.3 | | 64.8 | ns | | | 8 | ST_CKo0/1 Clock Rise/Fall Time | t <sub>rC8o</sub> ,<br>t <sub>fC8o</sub> | | | 14 | ns | | <sup>†</sup> Characteristics are over recommended operating conditions unless otherwise stated. Note 1: No jitter presented on input reference clock. <sup>‡</sup> Typical figures are at 25°C and are for design aid only: not guaranteed and not subject to production testing. Figure 27 - Local Clock Timing Diagram when ST\_CKo0/1 frequency = 8.192 MHz ### AC Electrical Characteristics<sup>†</sup> - Local Frame Pulse and Clock Timing, ST\_CKo = 16.384 MHz | | Characteristic | Sym. | Min. | Typ.‡ | Max. | Units | Notes | |---|------------------------------------------------------------------------------------|-----------------------------------------|------|-------|------|-------|---------------| | 1 | Local Frame Boundary Offset <sup>1</sup> | t <sub>LFBOS</sub> | 6.5 | | 24.5 | ns | | | 2 | ST_FPo0/1 Width | t <sub>FPw16</sub> | 53.5 | 61 | 68.5 | ns | | | 3 | ST_FPo0/1 Output Setup from Falling edge of ST_FPo0/1 to falling edge of ST_CKo0/1 | t <sub>FODF16</sub> | 26.8 | | 34.3 | ns | | | 4 | ST_FPo Output Hold from Falling edge of | t <sub>FODR16</sub> | 26.8 | | 34.3 | ns | | | | ST_CKo0/1 to rising edge of ST_FPo0/1 | | | | | | 0 - 20 - 5 | | 5 | ST_CKo0/1 Clock Period | t <sub>CP16</sub> | 53.5 | 61 | 68.5 | ns | $C_L = 30 pF$ | | 6 | ST_CKo0/1 Clock Pulse Width High | t <sub>Ch16</sub> | 26.8 | | 34.3 | ns | | | 7 | ST_CKo0/1 Clock Pulse Width Low | t <sub>CL16</sub> | 26.8 | | 34.3 | ns | | | 8 | ST_CKo0/1 Clock Rise/Fall Time | t <sub>rC160</sub> , t <sub>fC160</sub> | | | 15 | ns | | <sup>†</sup> Characteristics are over recommended operating conditions unless otherwise stated. Note 1: No jitter presented on input reference clock. <sup>‡</sup> Typical figures are at 25°C and are for design aid only: not guaranteed and not subject to production testing. Figure 28 - Local Clock Timing Diagram when ST\_CKo frequency = 16.384 MHz #### AC Electrical Characteristics†- C1M5o Output Clock Timing | | Characteristic | Sym. | Min. | Typ.‡ | Max. | Units | Notes | |---|-----------------|---------------------|-------|-------|-------|-------|------------------------| | 1 | C1M5o Period | t <sub>C1M5oP</sub> | 640.5 | 648 | 655.5 | ns | C <sub>L</sub> = 30 pF | | 2 | C1M5o High Time | t <sub>C1M5oH</sub> | 320.2 | 324 | 327.8 | ns | | | 3 | C1M5o Low Time | t <sub>C1M5oL</sub> | 320.2 | 324 | 327.8 | ns | | | 4 | C1M5o Rise Time | t <sub>rC1M5o</sub> | | | 10 | ns | | | 5 | C1M5o Fall Time | t <sub>fC1M50</sub> | | | 11 | ns | | <sup>†</sup> Characteristics are over recommended operating conditions unless otherwise stated. <sup>‡</sup> Typical figures are at 25°C and are for design aid only: not guaranteed and not subject to production testing. Figure 29 - C1M5o Output Clock Timing Diagram #### AC Electrical Characteristics<sup>†</sup>- Output Clock Jitter Generation (Unfiltered) | | Characteristic | Typ.‡ | Max. | Units | Notes | |---|----------------------------------|-------|------|-------|----------------------------------------------------------| | 1 | Jitter at C1M5o (1.544 MHz) | 7.4 | 8.0 | ns-pp | Device locks to 1.544 MHZ | | 2 | Jitter at ST_CKo0-1 (4.096 MHz) | 7.1 | 8.8 | ns-pp | reference input, and no jitter present on the reference. | | 3 | Jitter at ST_CKo0-1 (8.192 MHz) | 7.0 | 8.3 | ns-pp | present on the reference. | | 4 | Jitter at ST_CKo0-1 (16.384 MHz) | 7.6 | 9.9 | ns-pp | | <sup>†</sup> Characteristics are over recommended operating conditions unless otherwise stated. <sup>‡</sup> Typical figures are at 25°C and are for design aid only: not guaranteed and not subject to production testing. #### AC Electrical Characteristics<sup>†</sup> - Backplane Serial Streams with Data Rate of 8 Mbps | | Characteristic | Sym | Min <sup>‡</sup> | Typ <sup>‡</sup> | Max | Units | Test Conditions | |---|-----------------------------------|----------------------------------------|------------------|------------------|------|----------|------------------------------------------------------| | 1 | BSTio0-31 Input Data Sample Point | t <sub>SAMP8</sub> | 91.5 | 91.5 | 91.5 | ns | | | 2 | BSTio0-31 Input Setup Time | t <sub>CIS8</sub> | 12.5 | | | ns | | | 3 | BSTio0-31 Input Hold Time | t <sub>CIH8</sub> | 12.5 | | | ns | | | 4 | BSTio0-31 Output Delay | t <sub>DOD8</sub> | -6.5 | | 12.5 | ns | C <sub>L</sub> = 30 pF, Note 1 | | | Active to Active | | | | | | | | 5 | Per Channel boundary HiZ | t <sub>DOZ8</sub><br>t <sub>ZDO8</sub> | | 10<br>10 | | ns<br>ns | $R_L = 1 \text{ K, } C_L = 30 \text{ pF,}$<br>Note 2 | | | | ZD08 | | .0 | | | NOIE 2 | - † Characteristics are over recommended operating conditions unless otherwise stated. - ‡ Typical figures are at 25°C and are for design aid only: not guaranteed and not subject to production testing. - \* Note 1: To meet the H.110 output timing requirement, the output delay time can be reduced further by programming the backplane output advancement registers (BOA0 3). - \* Note 2: High Impedance is measured by pulling to the appropriate rail with R<sub>L</sub>, with timing corrected to cancel the time taken to discharge C<sub>L</sub>. Figure 30 - Backplane Serial Stream Timing when the Data Rate is 8 Mbps #### AC Electrical Characteristics<sup>†</sup> - Backplane Serial Streams with Data Rate of 16 Mbps | | Characteristic | Sym. | Min. | Typ.‡ | Max. | Units | Test Conditions | |---|--------------------------------------------|---------------------|------|-------|------|-------|------------------------| | 1 | BSTio0-15 Input Data Sample Point | t <sub>SAMP16</sub> | 46 | 46 | 46 | ns | | | 2 | BSTio0-15 Input Setup Time | t <sub>CIS16</sub> | 12.5 | | | ns | | | 3 | BSTio0-15 Input Hold Time | t <sub>CIH16</sub> | 12.5 | | | ns | | | 4 | BSTio0-15 Output Delay<br>Active to Active | t <sub>DOD16</sub> | -6.5 | | 12.5 | ns | C <sub>L</sub> = 30 pF | <sup>†</sup> Characteristics are over recommended operating conditions unless otherwise stated. <sup>‡</sup> Typical figures are at 25°C and are for design aid only: not guaranteed and not subject to production testing. Figure 31 - Backplane Serial Stream Timing when the Data Rate is 16 Mbps #### AC Electrical Characteristics<sup>†</sup> - Local Serial Stream Output Timing | | Characteristic | Sym. | Min. | Typ. ‡ | Max. | Units | Test Conditions | |---|--------------------------------|-------------------|-------|--------|------|-------|-------------------------| | 1 | LSTio Delay - Active to Active | | | | | | | | | @2.048 Mbps | t <sub>SOD2</sub> | -17.5 | | -6 | ns | $C_{L} = 30 \text{ pF}$ | | | @4.096 Mbps | t <sub>SOD4</sub> | -17.5 | | -6 | ns | $C_{L} = 30 \text{ pF}$ | | | @8.192 Mbps | t <sub>SOD8</sub> | -17.5 | | -6 | ns | $C_{L} = 30 \text{ pF}$ | - † Characteristics are over recommended operating conditions unless otherwise stated. - ‡ Typical figures are at 25°C and are for design aid only: not guaranteed and not subject to production testing. - \* See Section 7.0, "Local Output Timing Considerations" on page 16. Figure 32 - Local Serial Stream Output Timing #### AC Electrical Characteristics<sup>†</sup> - Local Serial Stream Input Timing | | Characteristic | Sym. | Min. | Typ. <sup>‡</sup> | Max. | Units | Test Conditions | |---|-------------------------------|---------------------|------|-------------------|------|-------|-----------------| | 1 | LSTio Input Data Sample Point | | | | | | | | | @2.048 Mbps | t <sub>SAMP2L</sub> | 366 | 366 | 366 | ns | | | | @4.096 Mbps | t <sub>SAMP4L</sub> | 183 | 183 | 183 | ns | | | | @8.192 Mbps | t <sub>SAMP8L</sub> | 91.5 | 91.5 | 91.5 | ns | | | 2 | LSTio Setup Time | | | | | | | | | @2.048 Mbps | t <sub>SIS2</sub> | 12.5 | | | ns | | | | @4.096 Mbps | t <sub>SIS4</sub> | 12.5 | | | ns | | | | @8.192 Mbps | t <sub>SIS8</sub> | 12.5 | | | ns | | | 3 | LSTio Hold Time | | | | | | | | | @2.048 Mbps | t <sub>SIH2</sub> | 12.5 | | | ns | | | | @4.096 Mbps | t <sub>SIH4</sub> | 12.5 | | | ns | | | | @8.192 Mbps | t <sub>SHI8</sub> | 12.5 | | | ns | | Figure 33 - Local Serial Stream Input Timing #### AC Electrical Characteristics<sup>†</sup> - Local and Backplane Tristate Timing | | Characteristic | Sym. | Min. | Typ.‡ | Max. | Units | Test Conditions | |---|-----------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------|-----------------------------------------|-------|----------------------------------|----------------------|---------------------------------------------------------------| | 1 | LSTio/BSTio Delay - Active to High-Z - High-Z to Active 2.048 Mbps (local) 4.096 Mbps (local) 8.192 Mbps (local) 8.192 Mbps (backplane) 16.384 Mbps (backplane) | t <sub>DZ,</sub> t <sub>ZD</sub> | -19.5<br>-19.5<br>-19.5<br>-8.5<br>-8.5 | | -4<br>-4<br>-4<br>14.5<br>14.5 | ns<br>ns<br>ns<br>ns | R <sub>L</sub> = 1 K,<br>C <sub>L</sub> 30 pF,<br>See Note 1. | | 2 | Output Driver Enable (ODE) Delay - High-Z to Active 2.048 Mbps (local) 4.096 Mbps (local) 8.192 Mbps (local) 8.192 Mbps (backplane) 16.384 Mbps (backplane) | t <sub>ZD_ODE</sub> | | | 37<br>37<br>37<br>20<br>20 | ns<br>ns<br>ns<br>ns | | | 2 | Output Driver Disable (ODE) Delay - Active to High-Z 2.048 Mbps (local) 4.096 Mbps (local) 8.192 Mbps (local) 8.192 Mbps (backplane) 16.384 Mbps (backplane) | t <sub>DZ_ODE</sub> | | | 20<br>20<br>20<br>20<br>20<br>20 | ns<br>ns<br>ns<br>ns | | <sup>†</sup> Characteristics are over recommended operating conditions unless otherwise stated. <sup>\*</sup> Note 1: High Impedance is measured by pulling to the appropriate rail with R<sub>L</sub>, with timing corrected to cancel the time taken to discharge C<sub>L</sub>. Figure 34 - Serial Output and External Control <sup>‡</sup> Typical figures are at 25°C and are for design aid only: not guaranteed and not subject to production testing. Figure 35 - Serial Output and External Control Figure 36 - Output Driver Enable (ODE) #### AC Electrical Characteristics<sup>†</sup> - Motorola Non-Multiplexed Bus Mode | | Characteristics | Sym. | Min. | Typ.‡ | Max. | Units | Test Conditions <sup>1</sup> | |----|------------------------------------------------------------------------|------------------|------|------------------|-------------------|----------|-------------------------------------------------------------| | 1 | CS setup from DS falling | t <sub>CSS</sub> | 0 | | | ns | | | 2 | R/W setup from DS falling | t <sub>RWS</sub> | 15 | | | ns | | | 3 | Address setup from DS falling | t <sub>ADS</sub> | 5 | | | ns | | | 4 | CS hold after DS rising | t <sub>CSH</sub> | 0 | | | ns | | | 5 | R/W hold after DS rising | t <sub>RWH</sub> | 0 | | | ns | | | 6 | Address hold after DS rising | t <sub>ADH</sub> | 5 | | | ns | | | 7 | Data setup from DTA Low on Read | t <sub>DDR</sub> | 20 | | | ns | C <sub>L</sub> = 30 pF | | 8 | Data hold on read | t <sub>DHR</sub> | | | 20 | ns | $C_L = 30 \text{ pF},$<br>$R_L = 1 \text{ K}$<br>See Note 2 | | 9 | Valid Write Data Setup | t <sub>WDS</sub> | | | 20 | ns | | | 10 | Data hold on write | t <sub>DHW</sub> | 8 | | | ns | | | 11 | Acknowledgment Delay: Reading/Writing Registers Reading/Writing Memory | t <sub>AKD</sub> | | 97/82<br>158/114 | 110/95<br>171/127 | ns<br>ns | C <sub>L</sub> =30pF<br>C <sub>L</sub> =30pF | | 12 | Acknowledgment Hold Time | t <sub>AKH</sub> | | | 30 | ns | C <sub>L</sub> =30pF, R <sub>L</sub> =1K,<br>See Note 2 | <sup>†</sup> Characteristics are over recommended operating conditions unless otherwise stated. <sup>‡</sup> Typical figures are at 25°C and are for design aid only: not guaranteed and not subject to production testing. <sup>\*</sup>Note 1: A delay of 100 microseconds must be applied before the first microprocessor access is performed after the RESET pin is set high. \*Note 2: High Impedance is measured by pulling to the appropriate rail with R<sub>L</sub>, with timing corrected to cancel the time taken to discharge C<sub>L</sub>. Figure 37 - Motorola Non-Multiplexed Bus Timing #### AC Electrical Characteristics $^{\dagger}$ - JTAG Test Port and $\overline{\text{Reset}}$ Pin Timing | | Characteristic | Sym. | Min. | Тур. | Max. | Units | Notes | |----|----------------------------|--------------------|------|------|------|-------|------------------------| | 1 | TCK Clock Period | t <sub>TCKP</sub> | 200 | | | ns | | | 2 | TCK Clock Pulse Width High | t <sub>TCKH</sub> | 80 | | | ns | | | 3 | TCK Clock Pulse Width Low | t <sub>TCKL</sub> | 80 | | | ns | | | 4 | TMS Set-up Time | t <sub>TMSS</sub> | 10 | | | ns | | | 5 | TMS Hold Time | t <sub>TMSH</sub> | 10 | | | ns | | | 6 | TDi Input Set-up Time | t <sub>TDIS</sub> | 20 | | | ns | | | 7 | TDi Input Hold Time | t <sub>TDIH</sub> | 20 | | | ns | | | 8 | TDo Output Delay | t <sub>TDOD</sub> | | | 30 | ns | C <sub>L</sub> = 30 pF | | 9 | TRST pulse width | t <sub>TRSTW</sub> | 20 | | | ns | C <sub>L</sub> = 30 pF | | 10 | Reset pulse width | t <sub>RSTW</sub> | 400 | | | ns | C <sub>L</sub> = 30 pF | <sup>†</sup> Characteristics are over recommended operating conditions unless otherwise stated. Figure 38 - JTAG Test Port Timing Diagram Figure 39 - Reset Pin Timing Diagram #### 23.0 Trademarks ${\sf CompactPCI}^{\circledR} \ is \ a \ registered \ trademark \ of \ {\sf PICMG-PCI} \ Industrial \ Computer \ Manufacturers \ Group, \ Inc.$ ## BOTTOM VIEW | | 16 ′ | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | | |--------------|---------|---------|----|----|----|----|---------|---------|---|---|---|----|----------|----------|---------|---------|------------| | | ,<br>O | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | $\circ$ | A | | | $\circ$ | 0 | 0 | 0 | 0 | 0 | $\circ$ | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | $\circ$ | В | | | $\circ$ | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | $\circ$ | С | | | $\circ$ | 0 | 0 | | | | | | | | | | | 0 | $\circ$ | $\circ$ | D | | | $\circ$ | 0 | 0 | | 0 | 0 | $\circ$ | $\circ$ | 0 | 0 | 0 | 0 | | 0 | 0 | $\circ$ | E | | | $\circ$ | 0 | 0 | | 0 | 0 | $\circ$ | 0 | 0 | 0 | 0 | 0 | | 0 | 0 | $\circ$ | F | | ' | $\circ$ | 0 | 0 | | 0 | 0 | $\circ$ | 0 | 0 | 0 | 0 | 0 | | 0 | 0 | $\circ$ | G | | E — | 0 | 0 | 0 | | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | 0 | 0 | 0 | Н | | | $\circ$ | 0 | 0 | | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | 0 | 0 | $\circ$ | J | | 1 | $\circ$ | 0 | 0 | | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | 0 | 0 | $\circ$ | K | | | $\circ$ | 0 | 0 | | 0 | 0 | $\circ$ | $\circ$ | 0 | 0 | 0 | 0 | | 0 | $\circ$ | $\circ$ | L | | | $\circ$ | 0 | 0 | | 0 | 0 | 0 | $\circ$ | 0 | 0 | 0 | 0 | | 0 | 0 | $\circ$ | М | | | $\circ$ | 0 | 0 | | | | | | | | | | | 0 | 0 | $\circ$ | N | | | $\circ$ | $\circ$ | 0 | 0 | 0 | 0 | 0 | $\circ$ | 0 | 0 | 0 | 0 | 0 | 0 | $\circ$ | $\circ$ | P | | | $\circ$ | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | $\circ$ | R | | | $\circ$ | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | $\oplus$ | $\oplus$ | 0 | $\circ$ | T | | <del>'</del> | | | | | | | | | | | | | | | | | ,<br> <br> | | | | | | | | | | | I | | | e- | - | - | - | | | | | | | | | | | | | | | | | | | | | | | - | | | | | | | _ | [ | ) | - | | | | | | | | | DIMENSION | J MIN | MAX | | | | | | | |-----------------------------------------------|-------|-------|--|--|--|--|--|--| | A | 1.42 | 1.80 | | | | | | | | A1 | 0.30 | 0.50 | | | | | | | | A2 | 0.85 | REF | | | | | | | | D | 16.80 | 17.20 | | | | | | | | D1 | 14.80 | 15.20 | | | | | | | | E | 16.80 | 17.20 | | | | | | | | E1 | 14.80 | 15.20 | | | | | | | | b | 0.40 | 0.60 | | | | | | | | е | 1. | 00 | | | | | | | | N | 220 | | | | | | | | | Conforms to JEDEÇ MS-034 except dimension 'b' | | | | | | | | | | except dimension b | | | | | | | | | ## NOTES: - - Controlling dimensions are in MM. Seating plane is defined by the spherical crown of the solder balls. - 3. Not to scale.4. N is the number of solder balls - 5. Substrate thickness is 0.36 MM. | © Zarlink Semiconductor 2003 All rights reserved. | | | | | | | | |---------------------------------------------------|----------|---|--|--|--|--|--| | ISSUE | 1 | 2 | | | | | | | ACN | | | | | | | | | DATE | 23Sept03 | | | | | | | | APPRD. | | | | | | | | | | Package Code $\bigcirc igwedge$ | |------------------------|---------------------------------| | Previous package codes | Package Outline for | | BP/G | 220ball BGA<br>17x17x1.61mm | | | 101229 | # For more information about all Zarlink products visit our Web Site at www.zarlink.com Information relating to products and services furnished herein by Zarlink Semiconductor Inc. or its subsidiaries (collectively "Zarlink") is believed to be reliable. However, Zarlink assumes no liability for errors that may appear in this publication, or for liability otherwise arising from the application or use of any such information, product or service or for any infringement of patents or other intellectual property rights owned by third parties which may result from such application or use. Neither the supply of such information or purchase of product or service conveys any license, either express or implied, under patents or other intellectual property rights owned by Zarlink or licensed from third parties by Zarlink, whatsoever. Purchasers of products are also hereby notified that the use of product in certain ways or in combination with Zarlink, or non-Zarlink furnished goods or services may infringe patents or other intellectual property rights owned by Zarlink. This publication is issued to provide information only and (unless agreed by Zarlink in writing) may not be used, applied or reproduced for any purpose nor form part of any order or contract nor to be regarded as a representation relating to the products or services concerned. The products, their specifications, services and other information appearing in this publication are subject to change by Zarlink without notice. No warranty or guarantee express or implied is made regarding the capability, performance or suitability of any product or service. Information concerning possible methods of use is provided as a guide only and does not constitute any guarantee that such methods of use will be satisfactory in a specific piece of equipment. It is the user's responsibility to fully determine the performance and suitability of any equipment using such information and to ensure that any publication or data used is up to date and has not been superseded. Manufacturing does not necessarily include testing of all functions or parameters. These products are not suitable for use in any medical products whose failure to perform may result in significant injury or death to the user. All products and materials are sold and services provided subject to Zarlink's conditions of sale which are available on request. Purchase of Zarlink's I<sup>2</sup>C components conveys a licence under the Philips I<sup>2</sup>C Patent rights to use these components in and I<sup>2</sup>C System, provided that the system conforms to the I<sup>2</sup>C Standard Specification as defined by Philips. Zarlink, ZL and the Zarlink Semiconductor logo are trademarks of Zarlink Semiconductor Inc. Copyright Zarlink Semiconductor Inc. All Rights Reserved. TECHNICAL DOCUMENTATION - NOT FOR RESALE