

- 128 × 1 Sensor-Element Organization
- 200 Dots-Per-Inch (DPI) Sensor Pitch
- High Linearity and Uniformity
- Wide Dynamic Range . . . 2000:1 (66 dB)
- Output Referenced to Ground
- Low Image Lag . . . 0.5% Typ
- Operation to 5 MHz
- Single 5-V Supply
- Replacement for TSL202



# **Description**

The TSL202R linear sensor array consists of two sections of 64 photodiodes and associated charge amplifier circuitry arranged to form a contiguous  $128 \times 1$  array. The pixels measure  $120 \, \mu m$  (H) by  $70 \, \mu m$  (W) with  $125 - \mu m$  center-to-center spacing and  $55 - \mu m$  spacing between pixels. Operation is simplified by internal control logic that requires only a serial-input (SI) signal and a clock.

The TSL202R is intended for use in a wide variety of applications including mark detection and code reading, optical character recognition (OCR) and contact imaging, edge detection and positioning as well as optical linear and rotary encoding.

# Functional Block Diagram (each section — pin numbers apply to section 1)



1

#### **Terminal Functions**

| TERMINAL |              |                                                                                                                                         |
|----------|--------------|-----------------------------------------------------------------------------------------------------------------------------------------|
| NAME     | NO.          | DESCRIPTION                                                                                                                             |
| AO1      | 4            | Analog output of section 1                                                                                                              |
| AO2      | 8            | Analog output of section 2                                                                                                              |
| CLK      | 3            | Clock. Clk controls charge transfer, pixel output, and reset.                                                                           |
| GND      | 5,12         | Ground (substrate). All voltages are referenced to GND.                                                                                 |
| NC       | 7, 9, 11, 14 | No internal connection                                                                                                                  |
| SI1      | 2            | Serial input (section 1). SI1 defines the start of the data-out sequence.                                                               |
| SI2      | 10           | Serial input (section 2). SI2 defines the start of the data-out sequence.                                                               |
| SO1      | 13           | Serial output (section 1). SO1 provides a signal to drive the SI2 input.                                                                |
| SO2      | 6            | Serial output (section 2). SO2 provides a signal to drive the SI input of another device for cascading or as an end-of-data indication. |
| $V_{DD}$ | 1            | Supply voltage. Supply voltage for both analog and digital circuitry.                                                                   |

#### **Detailed Description**

The sensor consists of 128 photodiodes arranged in a linear array. Light energy impinging on a photodiode generates photocurrent, which is integrated by the active integration circuitry associated with that pixel. During the integration period, a sampling capacitor connects to the output of the integrator through an analog switch. The amount of charge accumulated at each pixel is directly proportional to the light intensity and the integration time. The integration time is the interval between two consecutive output periods.

The output and reset of the integrators is controlled by a 128-bit shift register and reset logic. An output cycle is initiated by clocking in a logic 1 on SI for one positive going clock edge (see Figures1 and 2)<sup>†</sup>. As the SI pulse is clocked through the 128-bit shift register, the charge on the sampling capacitor of each pixel is sequentially connected to a charge-coupled output amplifier that generates a voltage output, AO. When the bit position goes low, the pixel integrator is reset. On the 129<sup>th</sup> clock rising edge, the SI pulse is clocked out of the shift register and the output assumes a high-impedance state. Note that this 129<sup>th</sup> clock pulse is required to terminate the output of the 128<sup>th</sup> pixel and return the internal logic to a known state. A subsequent SI pulse can be presented as early as the 130<sup>th</sup> clock pulse, thereby initiating another pixel output cycle.

The voltage developed at analog output (AO) is given by:

$$V_{out} = V_{drk} + (R_e) (E_e) (t_{int})$$

where:

 $V_{\text{out}}$  is the analog output voltage for white condition  $V_{\text{drk}}$  is the analog output voltage for dark condition

 $R_e$  is the device responsivity for a given wavelength of light given in  $V/(\mu J/cm^2)$ 

 $\begin{array}{ll} E_e & \text{is the incident irradiance in } \mu\text{W/cm}^2 \\ t_{int} & \text{is integration time in seconds} \end{array}$ 

AO is driven by a source follower that requires an external pulldown resistor (330- $\Omega$  typical). The output is nominally 0 V for no light input, 2 V for normal white-level, and 3.4 V for saturation light level. When the device is not in the output phase, AO is in a high impedance state.

A 0.1  $\mu$ F bypass capacitor should be connected between  $V_{DD}$  and ground as close as possible to the device.

<sup>&</sup>lt;sup>†</sup> For proper operation, after meeting the minimum hold time condition, SI must go low before the next rising edge of the clock.



# Absolute Maximum Ratings<sup>†</sup>

| Supply voltage range, V <sub>DD</sub>                                                           | –0.3 V to 6 V                            |
|-------------------------------------------------------------------------------------------------|------------------------------------------|
| Input voltage range, V <sub>I</sub>                                                             | $0.3 \text{ V to V}_{DD} + 0.3 \text{V}$ |
| Input clamp current, $I_{IK}$ ( $V_I < 0$ or $V_I > V_{DD}$ )                                   | –20 mA to 20 mA                          |
| Output clamp current, I <sub>OK</sub> (V <sub>O</sub> < 0 or V <sub>O</sub> > V <sub>DD</sub> ) | –25 mA to 25 mA                          |
| Voltage range applied to any output in the high impedance or                                    |                                          |
| power-off state, V <sub>O</sub>                                                                 | $0.3 \text{ V to V}_{DD} + 0.3 \text{V}$ |
| Continuous output current, $I_O(V_O = 0 \text{ to } V_{DD})$                                    | –25 mA to 25 mA                          |
| Continuous current through V <sub>DD</sub> or GND                                               | –40 mA to 40 mA                          |
| Analog output current range, IO                                                                 | –25 mA to 25 mA                          |
| Operating free-air temperature range, T <sub>A</sub>                                            | –25°C to 85°C                            |
| Storage temperature range, T <sub>stq</sub>                                                     | –25°C to 85°C                            |
| Lead temperature 1,6 mm (1/16 inch) from case for 10 seconds                                    | 260°C                                    |
| ESD tolerance, human body model                                                                 | 2000 V                                   |

<sup>†</sup> Stresses beyond those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "Recommended Operating Conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

# **Recommended Operating Conditions (see Figure 1 and Figure 2)**

|                                                   | MIN   | NOM | MAX      | UNIT |
|---------------------------------------------------|-------|-----|----------|------|
| Supply voltage, V <sub>DD</sub>                   | 4.5   | 5   | 5.5      | V    |
| Input voltage, V <sub>I</sub>                     | 0     |     | $V_{DD}$ | V    |
| High-level input voltage, V <sub>IH</sub>         | 2     |     | $V_{DD}$ | V    |
| Low-level input voltage, V <sub>IL</sub>          | 0     |     | 0.8      | V    |
| Wavelength of light source, $\lambda$             | 400   |     | 1000     | nm   |
| Clock frequency, f <sub>clock</sub>               | 5     |     | 5000     | kHz  |
| Sensor integration time, serial, t <sub>int</sub> | 0.026 |     | 100      | ms   |
| Sensor integration time, parallel, tint           | 0.013 |     | 100      | ms   |
| Operating free-air temperature, T <sub>A</sub>    | 0     |     | 70       | °C   |
| Load resistance, R <sub>L</sub>                   | 300   |     | 4700     | Ω    |
| Load capacitance, C <sub>L</sub>                  |       |     | 420      | pF   |

# Electrical Characteristics at $f_{clock}$ = 1 MHz, $V_{DD}$ = 5 V, $T_A$ = 25°C, $\lambda_p$ = 640 nm, $t_{int}$ = 5 ms, $R_L = 330 \Omega$ , $E_e = 16.5 \mu W/cm^2$ (unless otherwise noted)

| PARAMETER           |                                                        | TEST CONDITIONS        |        | MIN | TYP   | MAX   | UNIT                        |  |
|---------------------|--------------------------------------------------------|------------------------|--------|-----|-------|-------|-----------------------------|--|
| V <sub>out</sub>    | Analog output voltage (white, average over 128 pixels) | See Note 1             |        | 1.6 | 2     | 2.4   | V                           |  |
| $V_{drk}$           | Analog output voltage (dark, average over 128 pixels)  |                        |        | 0   | 50    | 150   | mV                          |  |
| PRNU                | Pixel response nonuniformity                           | See Notes 2 & 3        |        |     | ±4%   | ± 10% |                             |  |
|                     | Nonlinearity of analog output voltage                  | See Note 3             |        |     | ±0.4% |       | FS                          |  |
|                     | Output noise voltage                                   | See Note 4             |        |     | 1     |       | mVrms                       |  |
| R <sub>e</sub>      | Responsivity                                           |                        |        | 18  | 23    | 30    | V/<br>(µJ/cm <sup>2</sup> ) |  |
| SE                  | Saturation exposure                                    | See Note 5             |        |     | 142   |       | nJ/cm <sup>2</sup>          |  |
| V <sub>sat</sub>    | Analog output saturation voltage                       |                        |        | 2.5 | 3.4   |       | V                           |  |
| DSNU                | Dark signal nonuniformity                              | All pixels See N       | lote 6 |     | 25    | 120   | mV                          |  |
| IL                  | Image lag                                              | See Note 7             |        |     | 0.5%  |       |                             |  |
| $I_{DD}$            | Supply current, output idle                            |                        |        |     | 7     | 10    | mA                          |  |
| I <sub>IH</sub>     | High-level input current                               | $V_I = V_{DD}$         |        |     |       | 10    | μΑ                          |  |
| I <sub>IL</sub>     | Low-level input current                                | V <sub>I</sub> = 0     |        |     |       | 10    | μΑ                          |  |
| .,                  | High-level output voltage, SO1 and SO2                 | I <sub>O</sub> = 50 μA |        | 4.5 | 4.95  |       | V                           |  |
| V <sub>OH</sub>     |                                                        | I <sub>O</sub> = 4 mA  |        |     | 4.6   |       |                             |  |
| .,                  | Low-level output voltage, SO1 and SO2                  | Ι <sub>Ο</sub> = 50 μΑ |        |     | 0.01  | 0.1   | V                           |  |
| $V_{OL}$            |                                                        | I <sub>O</sub> = 4 mA  |        |     | 0.4   |       |                             |  |
| C <sub>i(SI)</sub>  | Input capacitance, SI                                  |                        |        |     | 5     |       | pF                          |  |
| C <sub>i(CLK)</sub> | Input capacitance, CLK                                 |                        |        |     | 10    |       | pF                          |  |

- NOTES: 1. The array is uniformly illuminated with a diffused LED source having a peak wavelength of 640 nm.
  - 2. PRNU is the maximum difference between the voltage from any single pixel and the average output voltage from all pixels of the device under test when the array is uniformly illuminated at the white irradiance level. PRNU includes DSNU.
  - 3. Nonlinearity is defined as the maximum deviation from a best-fit straight line over the dark-to-white irradiance levels, as a percent of analog output voltage (white).
  - 4. RMS noise is the standard deviation of a single-pixel output under constant illumination as observed over a 5-second period.
  - 5. Minimum saturation exposure is calculated using the minimum V<sub>sat</sub>, the maximum V<sub>drk</sub>, and the maximum R<sub>e</sub>.
  - 6. DSNU is the difference between the maximum and minimum output voltage in the absence of illumination.
  - 7. Image lag is a residual signal left in a pixel from a previous exposure. It is defined as a percent of white-level signal remaining after a pixel is exposed to a white condition followed by a dark condition:

$$IL = \frac{V_{out (IL)} - V_{drk}}{V_{out (white)} - V_{drk}} \times 100$$

### Timing Requirements (see Figure 1 and Figure 2)

|                                 |                                                 | MIN | NOM | MAX | UNIT |
|---------------------------------|-------------------------------------------------|-----|-----|-----|------|
| t <sub>su(SI)</sub>             | Setup time, serial input (see Note 8)           | 20  |     |     | ns   |
| t <sub>h(SI)</sub>              | Hold time, serial input (see Note 8 and Note 9) | 0   |     |     | ns   |
| t <sub>w</sub>                  | Pulse duration, clock high or low               | 50  |     |     | ns   |
| t <sub>r</sub> , t <sub>f</sub> | Input transition (rise and fall) time           | 0   |     | 500 | ns   |

NOTES: 8. Input pulses have the following characteristics:  $t_r = 6$  ns,  $t_f = 6$  ns.

9. SI must go low before the rising edge of the next clock pulse.

# Dynamic Characteristics over recommended ranges of supply voltage and operating free-air temperature (see Figure 2)

| PARAMETER           |                                          | TEST CONDITIONS                      | MIN | TYP | MAX | UNIT |
|---------------------|------------------------------------------|--------------------------------------|-----|-----|-----|------|
| ts                  | Analog output settling time to $\pm 1\%$ | $R_L = 330 \ \Omega,  C_L = 10 \ pF$ |     | 185 |     | ns   |
| t <sub>pd(SO)</sub> | Propagation delay time, SO1, SO2         |                                      |     | 50  |     | ns   |



**Figure 1. Timing Waveforms** 



Figure 2. Operational Waveforms (each section)

## **TYPICAL CHARACTERISTICS**

# 

# Figure 3

#### **ANALOG OUTPUT SETTLING TIME** LOAD CAPACITANCE AND RESISTANCE 600 470 pF $V_{DD} = 5 V$ $V_{out} = 1 V$ 500 us 220 pF t<sub>s</sub> — Settling Time to 1% — 400 100 pF 300 10 pF 200 100 0 200 400 600 800 1000 1200 0 $\mbox{R}_{\mbox{\scriptsize L}}$ – Load Resistance – $\Omega$

Figure 4

#### APPLICATION INFORMATION

#### **Power Supply Considerations**

For optimum device performance, power-supply lines should be decoupled by a 0.01- $\mu$ F to 0.1- $\mu$ F capacitor with short leads mounted close to the device package (see Figure 5 and Figure 6).

#### **Integration Time**

The integration time of the linear array is the period during which light is sampled and charge accumulates on each pixel's integrating capacitor. The flexibility to adjust the integration period is a powerful and useful feature of the TAOS TSL2xx linear array family. By changing the integration time, a desired output voltage can be obtained on the output pin while avoiding saturation for a wide range of light levels.

Each pixel of the linear array consists of a light-sensitive photodiode. The photodiode converts light intensity to a voltage. The voltage is sampled on the Sampling Capacitor by closing switch S2 (position 1) (see the functional block diagram on page 1). Logic controls the resetting of the Integrating Capacitor to zero by closing switch S1 (position 2).

At SI input (Start Integration), pixel 1 is accessed. During this event, S2 moves from position 1 (sampling) to position 3 (holding). This holds the sampled voltage for pixel 1. Switch S1 for pixel 1 is then moved to position 2. This resets (clears) the voltage previously integrated for that pixel so that pixel 1 is now ready to start a new integration cycle. When the next clock period starts, the S1 switch is returned to position 1 to be ready to start integrating again. S2 is returned to position 1 to start sampling the next light integration. Then the next pixel starts the same procedure. The integration time is the time from a specific pixel read to the next time that pixel is read again. If either the clock speed or the time between successive SI pulses is changed, the integration time will vary. After the final  $(n^{th})$  pixel in the array is read on the output, the output goes into a high-impedance mode. A new SI pulse can occur on the (n+1) clock causing a new cycle of integration/output to begin. Note that the time between successive SI pulses must not exceed the maximum integration time of 100 msec.

The minimum integration time for any given array is determined by time required to clock out all the pixels in the array and the time to discharge the pixels. The time required to discharge the pixels is a constant. Therefore, the minimum integration period is simply a function of the clock frequency and the number of pixels in the array. A slower clock speed increases the minimum integration time and reduces the maximum light level for saturation on the output. The minimum integration time shown in this data sheet is based on the maximum clock frequency of 5 MHz.

The minimum integration time can be calculated from the equation:

$$T_{int(min)} = \left(\frac{1}{maximum\ clock\ frequency}\right) \times n$$

where:

*n* is the number of pixels

In the case of the TSL202R, the minimum integration time would be:

$$T_{int(min)} = 200 ns \times 128 = 25.6 \mu s$$

It is important to note that not all pixels will have the same integration time if the clock frequency is varied while data is being output.



#### APPLICATION INFORMATION

It is good practice on initial power up to run the clock (n+1) times after the first SI pulse to clock out indeterminate data from power up. After that, the SI pulse is valid from the time following (n+1) clocks. The output will go into a high-impedance state after the n+1 high clock edge. It is good practice to leave the clock in a low state when inactive because the SI pulse required to start a new cycle is a low-to-high transition.

The integration time chosen is valid as long as it falls in the range between the minimum and maximum limits for integration time. If the amount of light incident on the array during a given integration period produces a saturated output (Max Voltage output), then the data is not accurate. If this occurs, the integration period should be reduced until the analog output voltage for each pixel falls below the saturation level. The goal of reducing the period of time the light sampling window is active is to lower the output voltage level to prevent saturation. However, the integration time must still be greater than or equal to the minimum integration period.

If the light intensity produces an output below desired signal levels, the output voltage level can be increased by increasing the integration period provided that the maximum integration time is not exceeded. The maximum integration time is limited by the length of time the integrating capacitors on the pixels can hold their accumulated charge. The maximum integration time should not exceed 100 ms for accurate measurements.

Although the linear array is capable of running over a wide range of operating frequencies up to a maximum of 5 MHz, the speed of the A/D converter used in the application is likely to be the limiter for the maximum clock frequency. The voltage output is available for the whole period of the clock, so the setup and hold times required for the analog-to-digital conversion must be less than the clock period.

#### **APPLICATION INFORMATION**

# **Connection Diagrams**



Figure 5. Serial Connection



Figure 6. Parallel Connection

#### **MECHANICAL INFORMATION**

This assembly consists of 2 sensor chips mounted on a printed-circuit board in a clear molded plastic package.





NOTES: A. All linear dimensions are in millimeters.

- B. The true-position spacing is 2.54 mm between lead centerlines. Each pin centerline is located within 0.25 mm of its true longitudinal positions.
- C. Index of refraction of clear plastic is 1.52.
- D. This drawing is subject to change without notice.

Figure 7. Packaging Configuration



#### **SOLDERING INFORMATION**

TSL202 128 x 1 linear array 14-lead gold pin package soldering instructions:

- The TSL202R has been designed to withstand a lead temperature during soldering of 260°C for 10 seconds at a distance of 1.6 mm from the package body.
- In most applications, these *through-hole* parts will be sufficiently protected by the combination of the PCB or flex plus the standoff provided by the package.
- If lead clipping is required, this should be performed after solder attach to prevent the pulling of the lead from the package body.
- As in all board manufacturing, care should be taken to prevent part bending during board singulation or final assembly.
- If the process includes both surface-mount parts and the TSL202R, the surface mount operations should be completed first with the through-hole parts afterward.

These parts can be washed as a part of the flux cleanup operation. A final top-surface cleanup may be required with water or alcohol to remove any remaining particles.



**PRODUCTION DATA** — information in this document is current at publication date. Products conform to specifications in accordance with the terms of Texas Advanced Optoelectronic Solutions, Inc. standard warranty. Production processing does not necessarily include testing of all parameters.

#### NOTICE

Texas Advanced Optoelectronic Solutions, Inc. (TAOS) reserves the right to make changes to the products contained in this document to improve performance or for any other purpose, or to discontinue them without notice. Customers are advised to contact TAOS to obtain the latest product information before placing orders or designing TAOS products into systems.

TAOS assumes no responsibility for the use of any products or circuits described in this document or customer product design, conveys no license, either expressed or implied, under any patent or other right, and makes no representation that the circuits are free of patent infringement. TAOS further makes no claim as to the suitability of its products for any particular purpose, nor does TAOS assume any liability arising out of the use of any product or circuit, and specifically disclaims any and all liability, including without limitation consequential or incidental damages.

TEXAS ADVANCED OPTOELECTRONIC SOLUTIONS, INC. PRODUCTS ARE NOT DESIGNED OR INTENDED FOR USE IN CRITICAL APPLICATIONS IN WHICH THE FAILURE OR MALFUNCTION OF THE TAOS PRODUCT MAY RESULT IN PERSONAL INJURY OR DEATH. USE OF TAOS PRODUCTS IN LIFE SUPPORT SYSTEMS IS EXPRESSLY UNAUTHORIZED AND ANY SUCH USE BY A CUSTOMER IS COMPLETELY AT THE CUSTOMER'S RISK.

LUMENOLOGY, TAOS, the TAOS logo, and Texas Advanced Optoelectronic Solutions are registered trademarks of Texas Advanced Optoelectronic Solutions Incorporated.