# P-channel 20 V, 0.0195 Ω typ., 8 A STripFET™ VII DeepGATE™ Power MOSFET in a PowerFLAT™ 2x2 package Datasheet - production data Figure 1: Internal schematic diagram ### **Features** | Order code | V <sub>DS</sub> | R <sub>DS(on)</sub> max | I <sub>D</sub> | |------------|-----------------|-------------------------|----------------| | STL8P2UH7 | 20 V | 0.0225 Ω @ 4.5 V | 8 A | - Extremely low on-resistance R DS(on) - Ultra logic level ## **Applications** Switching applications ## **Description** This device exhibits low on-state resistance and capacitance for improved conduction and switching performance. Table 1: Device summary | Order<br>code | Marking | Package | Packaging | |---------------|---------|-------------------|---------------| | STL8P2UH7 | 8L2U | PowerFLAT™<br>2x2 | Tape and reel | Contents STL8P2UH7 ## **Contents** | 1 | Electric | al ratings | 3 | |---|----------|----------------------------------------|----| | 2 | Electric | cal characteristics | 4 | | | 2.1 | Electrical characteristics (curves) | 6 | | 3 | Test cir | cuits | 8 | | 4 | Packag | e mechanical data | 9 | | | 4.1 | PowerFLAT™ 2x2 package mechanical data | 10 | | 5 | Revisio | n history | 13 | STL8P2UH7 Electrical ratings # 1 Electrical ratings Table 2: Absolute maximum ratings | Symbol | Parameter | Value | Unit | |--------------------------------|---------------------------------------------------------|-------------|------| | V <sub>DS</sub> | Drain-source voltage | 20 | V | | V <sub>GS</sub> | Gate-source voltage | ± 8 | V | | I <sub>D</sub> | Drain current (continuous) at T <sub>pcb</sub> = 25 °C | 8 | Α | | I <sub>D</sub> | Drain current (continuous) at T <sub>pcb</sub> = 100 °C | 5.3 | Α | | I <sub>DM</sub> <sup>(1)</sup> | Drain current (pulsed) | 32 | Α | | P <sub>TOT</sub> | Total dissipation at T <sub>pcb</sub> = 25 °C | 2.4 | W | | T <sub>stg</sub> | Storage temperature | - 55 to 150 | °C | | Tj | Max. operating junction temperature | 150 | °C | #### Notes: Table 3: Thermal data | Symbol | Parameter | Value | Unit | |-------------------------------------|-------------------------------------|-------|------| | R <sub>thj-pcb</sub> <sup>(1)</sup> | Thermal resistance junction-pcb max | 52 | °C/W | #### Notes: $<sup>^{(1)}</sup>$ When mounted on 1inch² FR-4 board, 2 oz Cu <sup>&</sup>lt;sup>(1)</sup>Pulse width limited by safe operating area Electrical characteristics STL8P2UH7 ## 2 Electrical characteristics (T <sub>C</sub>= 25 °C unless otherwise specified) Table 4: On /off states | Symbol | Parameter | Test conditions | Min. | Тур. | Max. | Unit | |----------------------|---------------------------------|-----------------------------------------------|------|--------|--------|------| | V <sub>(BR)DSS</sub> | Drain-source breakdown voltage | V <sub>GS</sub> = 0, I <sub>D</sub> = 250 μA | 20 | | | V | | I <sub>DSS</sub> | Zero gate voltage drain current | V <sub>GS</sub> = 0, V <sub>DS</sub> = 20 V | | | 1 | μΑ | | I <sub>GSS</sub> | Gate-body leakage current | $V_{DS} = 0$ , $V_{GS} = \pm 5 \text{ V}$ | | | ± 5 | μΑ | | V <sub>GS(th)</sub> | Gate threshold voltage | $V_{DS}=V_{GS}, I_{D}=250 \ \mu A$ | 0.4 | | 1 | V | | | Static drain-source | V <sub>GS</sub> = 4.5 V, I <sub>D</sub> = 4 A | | 0.0195 | 0.0225 | Ω | | R <sub>DS(on)</sub> | on- resistance | V <sub>GS</sub> = 2.5 V, I <sub>D</sub> = 4 A | | 0.02 | 0.025 | Ω | | US(on) | | V <sub>GS</sub> = 1.8 V, I <sub>D</sub> = 4 A | | 0.036 | 0.043 | Ω | | | | V <sub>GS</sub> = 1.5 V, I <sub>D</sub> = 4 A | | 0.05 | 0.085 | Ω | Table 5: Dynamic | Symbol | Parameter | Test conditions | Min. | Тур. | Max. | Unit | |------------------|------------------------------|-----------------------------------------------|------|------|------|------| | C <sub>iss</sub> | Input capacitance | V <sub>GS</sub> = 0, V <sub>DS</sub> = 16 V, | - | 2390 | - | pF | | C <sub>oss</sub> | Output capacitance | f = 1 MHz | - | 220 | - | pF | | C <sub>rss</sub> | Reverse transfer capacitance | | - | 188 | - | pF | | Qg | Total gate charge | V <sub>DD</sub> = 16 V, I <sub>D</sub> = 8 A, | - | 22 | - | nC | | Q <sub>gs</sub> | Gate-source charge | V <sub>GS</sub> = 4.5 V | - | 4.2 | - | nC | | Q <sub>gd</sub> | Gate-drain charge | | - | 3.6 | - | nC | 4/14 **Table 6: Switching times** | Symbol | Parameter | Test conditions | Min. | Тур. | Max | Uni<br>t | |---------------------|---------------------|-----------------------------------------------|------|------|-----|----------| | t <sub>d(on)</sub> | Turn-on delay time | V <sub>DD</sub> = 16 V, I <sub>D</sub> = 8 A, | - | 12.5 | - | ns | | t <sub>r</sub> | Rise time | $R_G$ = 1 $\Omega$ , $V_{GS}$ = 4.5 $V$ | - | 30.5 | - | ns | | t <sub>d(off)</sub> | Turn-off delay time | | - | 128 | - | ns | | t <sub>f</sub> | Fall time | | - | 84.5 | - | ns | Table 7: Source drain diode | Symbol | Parameter | Test conditions | Min. | Тур. | Max. | Unit | |---------------------------------|-------------------------------|--------------------------------------------|------|------|------|------| | I <sub>SD</sub> | Source-drain current | | 1 | | 8 | Α | | I <sub>SDM</sub> <sup>(1)</sup> | Source-drain current (pulsed) | | - | | 32 | Α | | $V_{SD}^{(2)}$ | Forward on voltage | V <sub>GS</sub> = 0, I <sub>SD</sub> = 1 A | - | | 1 | V | | t <sub>rr</sub> | Reverse recovery time | V <sub>DD</sub> = 16 V | - | 15.8 | | ns | | Q <sub>rr</sub> | Reverse recovery charge | di/dt = 100 A/μs,<br>I <sub>SD</sub> = 1 A | - | 5.9 | | nC | | I <sub>RRM</sub> | Reverse recovery current | 150- 170 | - | 0.7 | | Α | #### Notes: $<sup>^{(2)}</sup>$ Pulsed: pulse duration = 300 $\mu$ s, duty cycle 1.5% <sup>&</sup>lt;sup>(1)</sup>Pulse width limited by safe operating area. # 2.1 Electrical characteristics (curves) Figure 3: Thermal impedance K GIPG2105201410369A 0.2 0.01 0.05 0.02 0.01 Tih = k RihJ-c $\delta = t_p/\tau$ Single pulse $t_p$ 10<sup>-3</sup> 10<sup>-5</sup> 10<sup>-4</sup> 10<sup>-3</sup> 10<sup>-5</sup> 10<sup>-4</sup> 10<sup>-3</sup> 10<sup>-1</sup> 10<sup></sup> Figure 4: Output characteristics GIPG210520141044\$A ID(A) VGS=2.5, 3, 3.5, 4, 4.5, 5V 20 15 10 0 2 4 6 8 VDS(V) Figure 5: Transfer characteristics GIPG210520141055\$A 12.00 8.00 4.00 0.05 1 1.5 2 VGS(V) STL8P2UH7 Electrical characteristics Figure 9: Normalized gate threshold voltage vs temperature GIPG210520141114SA VGS(th) (norm) ID=250µ A 1.4 1.2 0.8 0.6 0.4 0.2 -25 25 75 125 TJ(°C) Figure 10: Normalized on-resistance vs temperature RDS(on) (norm) ID=4A 1.6 VGS=4.5V 1.4 1.2 1.0 0.8 0.6 0.4 0.2 0.0 -25 -75 25 75 125 TJ(°C) Test circuits STL8P2UH7 ## 3 Test circuits # 4 Package mechanical data In order to meet environmental requirements, ST offers these devices in different grades of ECOPACK® packages, depending on their level of environmental compliance. ECOPACK® specifications, grade definitions and product status are available at: **www.st.com**. ECOPACK® is an ST trademark. # 4.1 PowerFLAT™ 2x2 package mechanical data PIN#1 ID BOTTOM VIEW C 0.25 D2 E2 b (x6) **→** 0.10 M (A3) SIDE VIEW 0.08 LASER MARK PIN#1 ID TOP VIEW 8368575\_REV\_C Figure 16: Drawing dimension PowerFLAT™ 2 x 2 **577** Table 8: PowerFLAT™ 2 x 2 mechanical data | Dim. | mm. | | | |------|------|------|------| | | Min. | Тур. | Max. | | А | 0.70 | 0.75 | 0.80 | | A1 | 0.00 | 0.02 | 0.05 | | A3 | | 0.20 | | | b | 0.25 | 0.30 | 0.35 | | D | 1.90 | 2.00 | 2.10 | | E | 1.90 | 2.00 | 2.10 | | D2 | 0.90 | 1.00 | 1.10 | | E2 | 0.80 | 0.90 | 1.00 | | е | 0.55 | 0.65 | 0.75 | | K | 0.15 | 0.25 | 0.35 | | K1 | 0.20 | 0.30 | 0.40 | | K2 | 0.25 | 0.35 | 0.45 | | L | 0.20 | 0.25 | 0.30 | | L1 | 0.65 | 0.75 | 0.85 | Figure 17: PowerFLAT™ 2 x 2 footprint STL8P2UH7 Revision history # 5 Revision history Table 9: Document revision history | Date | Revision | Changes | |-------------|----------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 20-Aug-2013 | 1 | First release. | | 04-Jun-2014 | 2 | Document status promoted from preliminary data to production data Modified: title Modified: R <sub>DS(on)</sub> max value in cover page Modified: R <sub>DS(on)</sub> (typical and maximum) values in <i>Table 4: "On /off states"</i> Modified: the entire typical values in <i>Table 5: "Dynamic"</i> , <i>Table 6: "Switching times"</i> and <i>Table 7: "Source drain diode"</i> Added Section 8.1: "Electrical characteristics (curves)" Minor text changes | #### Please Read Carefully Information in this document is provided solely in connection with ST products. STMicroelectronics NV and its subsidiaries ("ST") reserve the right to make changes, corrections, modifications or improvements, to this document, and the products and services described herein at any time, without notice. All ST products are sold pursuant to ST's terms and conditions of sale. Purchasers are solely responsible for the choice, selection and use of the ST products and services described herein, and ST assumes no liability whatsoever relating to the choice, selection or use of the ST products and services described herein. No license, express or implied, by estoppel or otherwise, to any intellectual property rights is granted under this document. If any part of this document refers to any third party products or services it shall not be deemed a license grant by ST for the use of such third party products or services, or any intellectual property contained therein or considered as a warranty covering the use in any manner whatsoever of such third party products or services or any intellectual property contained therein. UNLESS OTHERWISE SET FORTH IN ST'S TERMS AND CONDITIONS OF SALE ST DISCLAIMS ANY EXPRESS OR IMPLIED WARRANTY WITH RESPECT TO THE USE AND/OR SALE OF ST PRODUCTS INCLUDING WITHOUT LIMITATION IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE (AND THEIR EQUIVALENTS UNDER THE LAWS OF ANY JURISDICTION), OR INFRINGEMENT OF ANY PATENT, COPYRIGHT OR OTHER INTELLECTUAL PROPERTY RIGHT. ST PRODUCTS ARE NOT DESIGNED OR AUTHORIZED FOR USE IN: (A) SAFETY CRITICAL APPLICATIONS SUCH AS LIFE SUPPORTING, ACTIVE IMPLANTED DEVICES OR SYSTEMS WITH PRODUCT FUNCTIONAL SAFETY REQUIREMENTS; (B) AERONAUTIC APPLICATIONS; (C) AUTOMOTIVE APPLICATIONS OR ENVIRONMENTS, AND/OR (D) AEROSPACE APPLICATIONS OR ENVIRONMENTS. WHERE ST PRODUCTS ARE NOT DESIGNED FOR SUCH USE, THE PURCHASER SHALL USE PRODUCTS AT PURCHASER'S SOLE RISK, EVEN IF ST HAS BEEN INFORMED IN WRITING OF SUCH USAGE, UNLESS A PRODUCT IS EXPRESSLY DESIGNATED BY ST AS BEING INTENDED FOR "AUTOMOTIVE, AUTOMOTIVE SAFETY OR MEDICAL" INDUSTRY DOMAINS ACCORDING TO ST PRODUCT DESIGN SPECIFICATIONS. PRODUCTS FORMALLY ESCC, QML OR JAN QUALIFIED ARE DEEMED SUITABLE FOR USE IN AEROSPACE BY THE CORRESPONDING GOVERNMENTAL AGENCY. Resale of ST products with provisions different from the statements and/or technical features set forth in this document shall immediately void any warranty granted by ST for the ST product or service described herein and shall not create or extend in any manner whatsoever, any liability of ST. ST and the ST logo are trademarks or registered trademarks of ST in various countries. Information in this document supersedes and replaces all information previously supplied. The ST logo is a registered trademark of STMicroelectronics. All other names are the property of their respective owners. © 2014 STMicroelectronics - All rights reserved STMicroelectronics group of companies Australia - Belgium - Brazil - Canada - China - Czech Republic - Finland - France - Germany - Hong Kong - India - Israel - Italy - Japan - Malaysia - Malta - Morocco - Philippines - Singapore - Spain - Sweden - Switzerland - United Kingdom - United States of America www.st.com