#### MAX30001 ### Ultra-Low-Power, Single-Channel Integrated Biopotential (ECG, R-to-R, and Pace Detection) and Bioimpedance (BioZ) AFE #### **General Description** The MAX30001 is a complete, biopotential and bioimpedance (BioZ), analog front-end (AFE) solution for wearable applications. It offers high performance for clinical and fitness applications, with ultra-low power for long battery life. The MAX30001 is a single biopotential channel providing electrocardiogram (ECG) waveforms, heart rate and pacemaker edge detection, and a single bioimpedance channel capable of measuring respiration. The biopotential and bioimpedance channels have ESD protection, EMI filtering, internal lead biasing, DC leadsoff detection, ultra-low-power, leads-on detection during standby mode, and extensive calibration voltages for built-in self-test. Soft power-up sequencing ensures no large transients are injected into the electrodes. Both channels also have high input impedance, low noise, high CMRR, programmable gain, various low-pass and high-pass filter options, and a high resolution analog-todigital converter. The biopotential channel is DC coupled, can handle large electrode voltage offsets, and has a fast recovery mode to quickly recover from overdrive conditions, such as defibrillation and electro-surgery. The bioimpedance channel includes integrated programmable current drive, works with common electrodes, and has the flexibility for 2 or 4 electrode measurements. It also has AC lead off detection. The MAX30001 is available in a 28-pin TQFN and 30-bump wafer-level package (WLP), operating over the 0°C to +70°C commercial temperature range. ### **Applications** - Single-Lead Event Monitors for Arrhythmia Detection - Single-Lead Wireless Patches for In-Patient/Out-Patient Monitoring - Chest Band Heart Rate Monitors for Fitness Applications - Bio Authentication and ECG-On-Demand Applications - Respiration and Hydration Monitors - Impedance Based Heart Rate Detection Ordering Information appears at end of data sheet. #### **Benefits and Features** - Clinical-Grade ECG and BioZ AFE with High Resolution Data Converter - 15.9 Bits ENOB with 3.1µV<sub>PP</sub> (typ) Noise for ECG - 17 Bits ENOB with 1.1µV<sub>PP</sub> Noise for BioZ - Better Dry Starts Due to Much Improved Real World CMRR and High Input Impedance - Fully Differential Input Structure with CMRR > 100dB - Offers Better Common-Mode to Differential Mode Conversion Due to High Input Impedance - High Input Impedance > 1GΩ for Extremely Low Common-to-Differential Mode - Minimum Signal Attenuation at the Input During Dry Start Due to High Electrode Impedance - High DC Offset Range of ±650mV (1.8V, typ) Allows to Be Used with Wide Variety of Electrodes - High AC Dynamic Range of 65mV<sub>PP</sub> for ECG and 100mV<sub>PP</sub> for BioZ Will Help Prevent Saturation in the Presence of Motion/Direct Electrode Hits - Longer Battery Life Compared to Competing Solutions - 85µW at 1.1V Supply Voltage for ECG - 158µW at 1.1V Supply Voltage for BioZ - Leads-On Interrupt Feature Allows to Keep μC in Deep Sleep Mode Until Valid Lead Condition is Detected - Lead-On Detect Current: 0.7µA (typ) - Built-In Heart Rate Detection with Interrupt Feature Eliminates the Need to Run HR Algorithm on the µController - Robust R-R Detection in High Motion Environment at Extremely Low Power - Configurable Interrupts Allows the μC Wake-Up Only on Every Heart Beat Reducing the Overall System Power - High Accuracy Allows for More Physiological Data Extractions - 32-Word ECG and 8-Word BioZ FIFOs Allows the MCU to Stay Powered Down for 256ms with Full Data Acquisition - High-Speed SPI Interface - Shutdown Current of 0.5μA (typ) ### **Functional Diagram** #### **Absolute Maximum Ratings** | AVDD to AGND0.3V to +2.0V | Continuous Power Dissipation (T <sub>A</sub> = +70°C) | |----------------------------------------------------|-------------------------------------------------------| | DVDD to DGND0.3V to +2.0V | 28-Pin TQFN | | AVDD to DVDD0.3V to +0.3V | (derate 34.5mW/°C above +70°C)2758.6mW | | OVDD to DGND0.3V to +3.6V | 30-Bump WLP | | AGND to DGND0.3V to +0.3V | (derate 24.3mW/°C above +70°C)1945.5mW | | CSB, SCLK, SDI, FCLK to DGND0.3V to +3.6V | Operating Temperature Range0°C to +70°C | | SDO, INTB, INT2B | Junction Temperature+150°C | | to DGND0.3V to the lower of (3.6V and OVDD + 0.3V) | Storage Temperature Range65°C to +150°C | | All Other Pins | Lead Temperature (Soldering, 10sec)+300°C | | to AGND0.3V to the lower of (2.0V and AVDD + 0.3V) | Soldering Temperature (reflow)+260°C | | Maximum Current into Any Pin±50mA | | | | | ### **Package Thermal Characteristics (Note 1)** **TQFN** | Junction-to-Ambient Thermal Resistance (θ <sub>JA</sub> ) | 29°C/W | |-----------------------------------------------------------|--------| | Junction-to-Case Thermal Resistance (θ <sub>JC</sub> ) | 2°C/W | **WLP** Junction-to-Ambient Thermal Resistance (θ<sub>JA</sub>) .......44°C/W Stresses beyond those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated in the operational sections of the specifications is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability. **Note 1:** Package thermal resistances were obtained using the method described in JEDEC specification JESD51-7, using a four-layer board. For detailed information on package thermal considerations, refer to <a href="https://www.maximintegrated.com/thermal-tutorial">www.maximintegrated.com/thermal-tutorial</a>. #### **Electrical Characteristics** $(V_{DVDD} = V_{AVDD} = +1.1V \text{ to } +2.0V, V_{OVDD} = +1.65V \text{ to } +3.6V, f_{FCLK} = 32.768 \text{kHz}, LN\_BIOZ = 1, T_A = T_{MIN} \text{ to } T_{MAX}, \text{ unless otherwise noted.}$ Typical values are at $V_{DVDD} = V_{AVDD} = +1.8V, V_{OVDD} = +2.5V, T_A = +25^{\circ}C.)$ (Note 2) | PARAMETER | SYMBOL | CONDITIONS | | TYP | MAX | UNITS | |-----------------------------|--------|-------------------------------------------------------------------|------|-------|------|-------------------| | ECG CHANNEL | | | | | | | | AC Differential Input Dange | | V <sub>AVDD</sub> = +1.1V, THD < 0.3% | -15 | | +15 | m\/ | | AC Differential Input Range | | V <sub>AVDD</sub> = +1.8V, THD < 0.3% | | ±32.5 | | mV <sub>PP</sub> | | DC Differential Input Denge | | V <sub>AVDD</sub> = +1.1V, shift from nominal gain < 2% | -300 | | +300 | mV | | DC Differential Input Range | | V <sub>AVDD</sub> = +1.8V | | ±650 | | IIIV | | Common Mode Input Range | | $V_{AVDD}$ = +1.1V, from $V_{MID}$ , shift from nominal gain < 2% | -150 | | +150 | mV | | | | $V_{AVDD}$ = +1.8V, from $V_{MID}$ , shift from nominal gain < 2% | | ±550 | | IIIV | | Common Mode Rejection Ratio | CMRR | $0\Omega$ source impedance, f = 64Hz, $T_A$ = +25°C (Note 3) | 100 | 115 | | dB | | , | | (Note 4) | | 77 | | | | | | BW = 0.05 – 150Hz, G <sub>CH</sub> = 20x | | 0.77 | | μV <sub>RMS</sub> | | ECG Channel Input Referred | | BVV = 0.03 = 130112, GCH = 20X | | 4.6 | | μV <sub>PP</sub> | | Noise | | BW = 0.05 – 40Hz, G <sub>CH</sub> = 20x (Note 3) | | 0.46 | 1.0 | μV <sub>RMS</sub> | | | | BVV = 0.03 = 40Hz, GCH = 20X (Note 3) | | 3.1 | 6.6 | μV <sub>PP</sub> | | Input Leakage Current | | T <sub>A</sub> = +25°C | -1 | ±0.1 | +1 | nA | | Input Impedance (INA) | | Common-mode, DC | | 45 | | GΩ | | input impedance (inA) | | Differential, DC | | 1500 | | ΜΩ | ### **Electrical Characteristics (continued)** $(V_{DVDD} = V_{AVDD} = +1.1 \text{V to } +2.0 \text{V}, V_{OVDD} = +1.65 \text{V to } +3.6 \text{V}, f_{FCLK} = 32.768 \text{kHz}, LN\_BIOZ = 1, T_A = T_{MIN} \text{ to } T_{MAX}, \text{ unless otherwise noted.}$ Typical values are at $V_{DVDD} = V_{AVDD} = +1.8 \text{V}, V_{OVDD} = +2.5 \text{V}, T_A = +25 ^{\circ}\text{C}.)$ (Note 2) | PARAMETER | SYMBOL | CONDI | TIONS | MIN | TYP | MAX | UNITS | | |--------------------------------------|------------------|----------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------|------|---------------|------|-------------|--| | ECG Channel Total Harmonic | THD | $V_{AVDD}$ = +1.80V, $V_{IN}$ = 6<br>G <sub>CH</sub> = 20x, electrode offs | | | 0.025 | | - % | | | Distortion | IND | $V_{AVDD}$ = +1.1V, $V_{IN}$ = 30 $G_{CH}$ = 20x, electrode of | | | | 0.3 | 70 | | | ECG Channel Gain Setting | G <sub>CH</sub> | Programmable, see reg | ister map | | 20 to 160 | | V/V | | | ECG Channel Gain Error | | V <sub>AVDD</sub> = +1.8V, G <sub>CH</sub> = 2<br>ECGP = ECGN = VMID | 20x, | -2.5 | | +2.5 | % | | | (Excluding Reference) | | V <sub>AVDD</sub> = +1.1V, G <sub>CH</sub> = 2<br>ECGP = ECGN = VMID | 20x, | -4.5 | | +4.5 | % | | | ECG Channel Offset Error | | (Note 5) | | | ±0.1 | | % of<br>FSR | | | ADC Resolution | | | | | 18 | | Bits | | | ADC Sample Rate | | Programmable, see reg | ister map | | 125 to<br>512 | | SPS | | | CAPP to CAPN Impedance | R <sub>HPF</sub> | | FHP = 1/(2π x R <sub>HPF</sub> x C <sub>HPF</sub> ), C <sub>HPF</sub> = capacitance between CAPP and CAPN | | 450 | 600 | kΩ | | | | | Fast recovery enabled ( | 1.8V) | | 160 | | | | | Analog High-Pass Filter Slew Current | | Fast recovery enabled (1.1V) | | | 55 | | μA | | | Current | | Fast recovery disabled | | | 0.09 | | | | | Fast Settling Recovery Time | | C <sub>HPF</sub> = 10µF, Note: vari<br>see Table 3. | es by sample rate, | | 500 | | ms | | | | | | DLPF[0:1] = 01 | | 40 | | | | | Digital Low-Pass Filter | | Linear phase FIR filter. | DLPF[0:1] = 10 | | 100 | | Hz | | | | | | DLPF[0:1] = 11 | | 150 | | | | | Digital High-Pass Filter | | Phase-corrected 1st-order IIR filter. DHPF = 1 | | | 0.5 | | Hz | | | ECC Dower Supply Dejection | PSRR | Lead bias disabled, DC | | | 107 | | 4D | | | ECG Power Supply Rejection | PORK | Lead bias disabled, f <sub>SW</sub> | = 64Hz | | 110 | | dB | | ### **Electrical Characteristics (continued)** $(V_{DVDD} = V_{AVDD} = +1.1 \text{V to } +2.0 \text{V}, V_{OVDD} = +1.65 \text{V to } +3.6 \text{V}, f_{FCLK} = 32.768 \text{kHz}, LN\_BIOZ = 1, T_A = T_{MIN} \text{ to } T_{MAX}, \text{ unless otherwise noted.}$ Typical values are at $V_{DVDD} = V_{AVDD} = +1.8 \text{V}, V_{OVDD} = +2.5 \text{V}, T_A = +25 ^{\circ}\text{C}.)$ (Note 2) | PARAMETER | SYMBOL | CONDI | TIONS | MIN | TYP | MAX | UNITS | |----------------------------------------|------------------|------------------------------------------------|----------------------|-------------------------|-----------------------------|-----|-------| | ECG INPUT MUX | , | | | | | | | | | | | IMAG[2:0] = 001 | | 5 | | | | | | | IMAG[2:0] = 010 | | 10 | | | | DC Lead Off Check | | Pullup/<br>pulldown | IMAG[2:0] = 011 | | 20 | | nA | | | | pandown | IMAG[2:0] = 100 | | 50 | | | | | | | IMAG[2:0] = 101 | | 100 | | | | | | VTH[1:0] = 11 (Note 6) | | | V <sub>MID</sub> –<br>0.50 | | | | DC Lead Off Comparator Low | | VTH[1:0] = 10 (Note 7) | | | V <sub>MID</sub> –<br>0.45 | | | | Threshold | | VTH[1:0] = 01 (Note 8) | | | V <sub>MID</sub> – 0.40 | | V | | | | VTH[1:0] = 00 | | V <sub>MID</sub> – 0.30 | | | _ | | | | VTH[1:0] = 11 (Note 6) | | | V <sub>MID</sub> + 0.50 | | | | DC Lead Off Comparator High | | VTH[1:0] = 10 (Note 7) VTH[1:0] = 01 (Note 8) | | | V <sub>MID</sub> + 0.45 | | | | Threshold | | | | | V <sub>MID</sub> + 0.40 | | V | | | | VTH[1:0] = 00 | | | V <sub>MID</sub> + 0.30 | | | | | | | RBIASV[1:0] = 00 | | 50 | | | | Lead Bias Impedance | | Lead bias enabled | RBIASV[1:0] = 01 | | 100 | | ΜΩ | | | | | RBIASV[1:0] = 10 | | 200 | | | | Lead Bias Voltage | V <sub>MID</sub> | Lead bias enabled | | | V <sub>AVDD</sub> /<br>2.15 | | V | | Calibration Voltage Magnitude | | Single-ended | V <sub>MAG</sub> = 0 | | 0.25 | | mV | | Calibration voltage Magnitude | | Sirigie-erided | V <sub>MAG</sub> = 1 | | 0.50 | | IIIV | | Calibration Voltage Magnitude<br>Error | | Single-ended (Note 9) | | -3 | | +3 | % | | Calibration Voltage Frequency | | Programmable, see Reg | gister Map | | 0.0156 to<br>256 | | Hz | | Calibration Voltage Pulse Time | | Programmable, see | FIFTY = 0 | | 0.03052<br>to 62.474 | | ms | | | | register map | FIFTY = 1 | | 50 | | % | ### **Electrical Characteristics (continued)** $(V_{DVDD} = V_{AVDD} = +1.1 \text{V to } +2.0 \text{V}, V_{OVDD} = +1.65 \text{V to } +3.6 \text{V}, f_{FCLK} = 32.768 \text{kHz}, LN\_BIOZ = 1, T_A = T_{MIN} \text{ to } T_{MAX}, \text{ unless otherwise noted.}$ Typical values are at $V_{DVDD} = V_{AVDD} = +1.8 \text{V}, V_{OVDD} = +2.5 \text{V}, T_A = +25 ^{\circ}\text{C}.)$ (Note 2) | PARAMETER | SYMBOL | CONDITIONS | MIN | TYP | MAX | UNITS | |---------------------------------------------------|--------|-------------------------------------------------------------------------------|-----|-------------------------------|-----|-------------------| | BIOIMPEDANCE (BIOZ) CHANI | NEL | | | | | ' | | Signal Generator Resolution | | Square wave generator | | 1 | | Bits | | DRVP/N Injected Full-Scale<br>Current | | Programmable, see Register Map | | 8 to 96 | | μАрр | | DRVP/N Injected Current | | Internal bias resistor | -30 | | +30 | - % | | Accuracy | | External bias resistor (0.1%, 10ppm, 324kΩ) | -10 | | +10 | 70 | | DRVP/N Injected Current<br>Power Supply Rejection | | | | <±1 | | %/V | | DRVP/N Injected Current<br>Temperatue Coefficient | | External bias resistor, 32μA <sub>PP</sub> , 0 to 70°C (0.1%, 10ppm, 324kΩ) | | 50 | | ppm/°C | | DRVP/N Compliance Voltage | | V <sub>DRVP</sub> - V <sub>DRVN</sub> | | ±(V <sub>AVDD</sub> -<br>0.5) | | V <sub>PP</sub> | | Current Injection Frequency | | Programmable, see Register Map | | 0.125 to<br>131.072 | | kHz | | AC Differential Innut Dance | | Shift from nominal gain < 1% (1.1V) | | 25 | | mV | | AC Differential Input Range | | Shift from nominal gain < 1% (1.8V) | | 90 | | mV | | BioZ Channel Gain | | Programmable, see Register Map | | 10 to 80 | | V/V | | ADC Sample Rate | | Programmable, see Register Map | | 24.98 to<br>64 | | sps | | ADC Resolution | | | | 20 | | Bits | | Input Referred Noise | | BW = 0.05 to 4Hz, Gain = 20x | | 0.16 | | μV <sub>RMS</sub> | | (BIP, BIN) | | BW = 0.05 to 4Hz, Gain = 20x | | 1.1 | | μV <sub>PP</sub> | | Impedance Resolution | | DC to 4Hz, $32\mu A_{PP}$ , $40kHz$ , Gain = $20x$ , $R_{BODY}$ = $680\Omega$ | | 40 | | mΩ <sub>PP</sub> | | Input Analog High Pass Filter | | Programmable, see Register Map | | 125 to<br>7200 | | Hz | | Demodulation Phase Range | | Programmable, see Register Map | | 0-180 | | ٥ | | Demodulation Phase<br>Resolution | | Programmable, see Register Map | | 11.25 | | 0 | | | | BIOZ_DLPF[1:0] = 01 | | 4 | | | | Output Digital Low Pass Filter | | BIOZ_DLPF[1:0] = 10 | | 8 | | Hz | | | | BIOZ_DLPF[1:0] = 11 | | 16 | | <u></u> | | Output Digital High Pass Filter | | BIOZ_DHPF[1:0] = 01 | | 0.05 | | Hz | | Output Digital Flight Fass Filler | | BIOZ_DHPF[1:0] = 1x | | 0.5 | | Hz | ### **Electrical Characteristics (continued)** $(V_{DVDD} = V_{AVDD} = +1.1 \text{V to } +2.0 \text{V}, V_{OVDD} = +1.65 \text{V to } +3.6 \text{V}, f_{FCLK} = 32.768 \text{kHz}, LN\_BIOZ = 1, T_A = T_{MIN} \text{ to } T_{MAX}, \text{ unless otherwise noted.}$ Typical values are at $V_{DVDD} = V_{AVDD} = +1.8 \text{V}, V_{OVDD} = +2.5 \text{V}, T_A = +25 ^{\circ}\text{C}.)$ (Note 2) | PARAMETER | SYMBOL | CONDI | TIONS | MIN TYP | MAX | UNITS | | |-------------------------------------|-------------------------------------|------------------------------------------------------------------------------------|--------------------------------|-----------------------------|-----|-------|--| | BIOIMPEDANCE (BIOZ) INPUT | MUX | | | | | | | | | | IMAG[2:0] = 001 | | 5 | | | | | | | IMAG[2:0] = 010 | | 10 | | | | | DC Lead Off Check | | IMAG[2:0] = 011 | | 20 | | nA | | | | | IMAG[2:0] = 100 | | 50 | | | | | | | IMAG[2:0] = 101 | | 100 | | | | | | | DCLOFF_VTH[1:0] = 11 | (Note 6) | V <sub>MID</sub> – 0.50 | | | | | DC Lead Off Comparator Low | | DCLOFF_VTH[1:0] = 10 | ) (Note 7) | V <sub>MID</sub> –<br>0.45 | | V | | | Threshold | | DCLOFF_VTH[1:0] = 01 | (Note 8) | V <sub>MID</sub> – 0.40 | | v | | | | | DCLOFF_VTH[1:0] = 00 | ) | V <sub>MID</sub> – 0.30 | | | | | | | DCLOFF_VTH[1:0] = 11 | (Note 6) | V <sub>MID</sub> + 0.50 | | | | | DC Lead Off Comparator High | | DCLOFF_VTH[1:0] = 10 (Note 7) DCLOFF_VTH[1:0] = 01 (Note 8) DCLOFF_VTH[1:0] = 00 | | V <sub>MID</sub> + 0.45 | | V | | | Threshold | | | | V <sub>MID</sub> + 0.40 | | | | | | | | | V <sub>MID</sub> + 0.30 | | | | | | | Lead bias enabled, RBIASV[1:0] = 00 | | 50 | | | | | Lead Bias Impedance | Lead bias enabled, RBIASV[1:0] = 01 | | 100 | | ΜΩ | | | | | | Lead bias enabled, RBI | ASV[1:0] = 10 | 200 | | | | | Lead Bias Voltage | | Lead bias enabled. Prog<br>see Register Map | grammable, | V <sub>AVDD</sub> /<br>2.15 | | V | | | Calibratian Valtana Manaituda | | Single-ended. V <sub>MAG</sub> = 0 | ) | 0.25 | | >/ | | | Calibration Voltage Magnitude | | Single-ended. V <sub>MAG</sub> = 1 | 1 | 0.50 | | mV | | | Calibration Voltage Error | | Single-ended. (Note 9) | | -3 | +3 | % | | | Calibration Voltage Frequency | | Programmable, see Reg | gister Map | 0.0156 to<br>256 | | Hz | | | Calibration Voltage Pulse Time | | Programmable, see<br>Register Map | CAL_FIFTY = 0 | 0.03052<br>to 62.474 | | ms | | | | | | CAL_FIFTY = 1 | 50 | | % | | | Resistive Load Nominal Value | R <sub>VAL</sub> | Programmable, see Reg | gister Map | 0.625 to 5.0 | | kΩ | | | Resistive Load Modulation<br>Value | R <sub>MOD</sub> | Programmable, see Reg | gister Map | 15 to 2960 | | mΩ | | | Resistive Load Modulation Frequency | F <sub>MOD</sub> | Programmable, see Reg | Programmable, see Register Map | | | Hz | | ### **Electrical Characteristics (continued)** $(V_{DVDD} = V_{AVDD} = +1.1 \text{V to } +2.0 \text{V}, V_{OVDD} = +1.65 \text{V to } +3.6 \text{V}, f_{FCLK} = 32.768 \text{kHz}, LN\_BIOZ = 1, T_A = T_{MIN} \text{ to } T_{MAX}, \text{ unless otherwise noted.}$ Typical values are at $V_{DVDD} = V_{AVDD} = +1.8 \text{V}, V_{OVDD} = +2.5 \text{V}, T_A = +25 ^{\circ}\text{C}.)$ (Note 2) | PARAMETER | SYMBOL | CONDITIONS | MIN | TYP | MAX | UNITS | |--------------------------------------------------|-------------------|------------------------------------|-----------------------|------------------------|---------------------|------------------| | PACE DETECTION | | | | | | , | | Pace Artifact Width | | Programmable, see Register Map | | 0.05 to 2.0 | | ms | | Minimum Pace Artifact Amplitude | | | | 0.5 | | mV | | Time Resolution | | | | 16 | | μs | | Recovery Time | | Large Pacer Pulse (100mV to 700mV) | | 500 | | μs | | AOUT Output Voltage Swing | | f = 1kHz, THD < 0.2% | | 100 | | mV <sub>PP</sub> | | INTERNAL REFERENCE/COM | MON-MODE | | • | | | | | V <sub>BG</sub> Output Voltage | V <sub>BG</sub> | | | 0.650 | | V | | V <sub>BG</sub> Output Impedance | | | | 100 | | kΩ | | External V <sub>BG</sub> Compensation Capacitor | C <sub>VBG</sub> | | 1 | | | μF | | V <sub>REF</sub> Output Voltage | V <sub>REF</sub> | T <sub>A</sub> = +25°C | 0.995 | 1.000 | 1.005 | V | | V <sub>REF</sub> Temperature Coefficient | TC <sub>REF</sub> | $T_A = 0$ °C to +70°C | | 10 | | ppm/°C | | V <sub>REF</sub> Buffer Line Regulation | | | | 330 | | μV/V | | V <sub>REF</sub> Buffer Load Regulation | | I <sub>LOAD</sub> = 0 to 100μA | | 25 | | μV/μΑ | | External V <sub>REF</sub> Compensation Capacitor | C <sub>REF</sub> | | 1 | 10 | | μF | | VCM Output Voltage | V <sub>CM</sub> | | | 0.650 | | V | | External V <sub>CM</sub> Compensation Capacitor | C <sub>CM</sub> | | 1 | 10 | | μF | | DIGITAL INPUTS (SDI, SCLK, | CSB, FCLK) | | | | | | | Input-Voltage High | V <sub>IH</sub> | | 0.7 x V <sub>O\</sub> | /DD | | V | | Input-Voltage Low | V <sub>IL</sub> | | | 0.3 > | ( V <sub>OVDD</sub> | V | | Input Hysteresis | V <sub>HYS</sub> | | 0. | 05 x V <sub>OVDI</sub> | ) | V | | Input Capacitance | C <sub>IN</sub> | | | 10 | | pF | | Input Current | I <sub>IN</sub> | | -1 | | +1 | μA | | DIGITAL OUTPUTS (SDO, INT | B, INT2B) | | | | | | | Output Voltage High | V <sub>OH</sub> | I <sub>SOURCE</sub> = 1mA | V <sub>OVDD</sub> - | 0.4 | | V | | Output Voltage Low | V <sub>OL</sub> | I <sub>SINK</sub> = 1mA | | | 0.4 | V | | Three-State Leakage Current | | | -1 | | +1 | μA | | Three-State Output Capacitance | | | | 15 | | pF | | POWER SUPPLY | | | | | | | | Analog Supply Voltage | V <sub>AVDD</sub> | Connect AVDD to DVDD | 1.1 | | 2.0 | V | | Digital Supply Voltage | V <sub>DVDD</sub> | Connect DVDD to AVDD | 1.1 | | 2.0 | V | | Interface Supply Voltage | V <sub>OVDD</sub> | Power for I/O drivers only | 1.65 | | 3.6 | V | ### **Electrical Characteristics (continued)** $(V_{DVDD} = V_{AVDD} = +1.1 \text{V to } +2.0 \text{V}, V_{OVDD} = +1.65 \text{V to } +3.6 \text{V}, f_{FCLK} = 32.768 \text{kHz}, LN\_BIOZ = 1, T_A = T_{MIN} \text{ to } T_{MAX}, \text{ unless otherwise noted.}$ Typical values are at $V_{DVDD} = V_{AVDD} = +1.8 \text{V}, V_{OVDD} = +2.5 \text{V}, T_A = +25 ^{\circ}\text{C}.)$ (Note 2) | PARAMETER | SYMBOL | CC | INDITIONS | MIN | TYP | MAX | UNITS | |--------------------------|----------------------|--------------------------------------------------|-----------------------------------------------|-----|------|-----|-------| | | | | $V_{AVDD} = V_{DVDD} = +1.1V$ | | 76 | | | | | | ECG channel | $V_{AVDD} = V_{DVDD} = +1.8V$ | | 95 | | 1 | | | | | $V_{AVDD} = V_{DVDD} = +2.0V$ | | 102 | 120 | 1 | | | | ECG channel with | V <sub>AVDD</sub> = V <sub>DVDD</sub> = +1.1V | | 100 | | | | | | Pace | $V_{AVDD} = V_{DVDD} = +1.8V$ | | 124 | | 1 | | | | (Note 3) | $V_{AVDD} = V_{DVDD} = +2.0V$ | | 133 | 150 | 1 | | | | ECG channel with | $V_{AVDD} = V_{DVDD} = +1.1V$ | | 114 | | 1 | | | | Pace and AOUT | $V_{AVDD} = V_{DVDD} = +1.8V$ | | 138 | | | | | | (Note 3) | $V_{AVDD} = V_{DVDD} = +2.0V$ | | 147 | 190 | | | | | ECG channel with | $V_{AVDD} = V_{DVDD} = +1.1V$ | | 205 | | | | | | Pace, and BioZ, | $V_{AVDD} = V_{DVDD} = +1.8V$ | | 232 | | | | | | LN_BIOZ = 0 | $V_{AVDD} = V_{DVDD} = +2.0V$ | | 242 | 270 | 1 | | | | ECG channel with | $V_{AVDD} = V_{DVDD} = +1.1V$ | | 220 | | | | | | Pace, and BioZ, | V <sub>AVDD</sub> = V <sub>DVDD</sub> = +1.8V | | 247 | | | | Supply Current | I <sub>AVDD</sub> + | LN_BIOZ = 1 | $V_{AVDD} = V_{DVDD} = +2.0V$ | | 256 | 285 | μA | | | IDVDD | BioZ channel ,<br>LN_BIOZ = 0<br>(Note 3) | $V_{AVDD} = V_{DVDD} = +1.1V$ | | 144 | | | | | | | V <sub>AVDD</sub> = V <sub>DVDD</sub> = +1.8V | | 163 | | | | | | | $V_{AVDD} = V_{DVDD} = +2.0V$ | | 170 | 190 | | | | | BioZ channel ,<br>LN_BIOZ = 1<br>(Note 3) | $V_{AVDD} = V_{DVDD} = +1.1V$ | | 158 | | | | | | | $V_{AVDD} = V_{DVDD} = +1.8V$ | | 178 | | | | | | | $V_{AVDD} = V_{DVDD} = +2.0V$ | | 185 | 205 | | | | | ECG channel and<br>BioZ, LN_BIOZ = 0<br>(Note 3) | $V_{AVDD} = V_{DVDD} = +1.1V$ | | 186 | | | | | | | $V_{AVDD} = V_{DVDD} = +1.8V$ | | 211 | | | | | | | V <sub>AVDD</sub> = V <sub>DVDD</sub> = +2.0V | | 220 | 250 | | | | | ECG channel and | $V_{AVDD} = V_{DVDD} = +1.1V$ | | 200 | | ] | | | | BioZ, LN_BIOZ = 1 | $V_{AVDD} = V_{DVDD} = +1.8V$ | | 225 | | | | | | (Note 3) | $V_{AVDD} = V_{DVDD} = +2.0V$ | | 235 | 265 | | | | | ULP Lead On | T <sub>A</sub> = +70°C | | 1.3 | | 1 | | | | Detect | T <sub>A</sub> = +25°C | | 0.63 | 2.5 | | | lateria e Occada Occada | | V <sub>OVDD</sub> = +1.65V, E<br>(Note 10) | ECG channel at 512sps | | 0.2 | | | | Interface Supply Current | lovdd | V <sub>OVDD</sub> = 3.6V, EC | G channel at 512sps (Note | | 0.6 | 1.6 | μA | | | I <sub>SAVDD</sub> + | V <sub>AVDD</sub> = V <sub>DVDD</sub> | T <sub>A</sub> = +70°C | | 1.3 | | | | Shutdown Current | I <sub>SDVDD</sub> | = 2.0V (Note 5) | T <sub>A</sub> = +25°C | | 0.58 | 2.5 | μA | | | I <sub>SOVDD</sub> | V <sub>OVDD</sub> = 3.6V, V <sub>A</sub> | <sub>/DD</sub> = V <sub>DVDD</sub> = 2.0V | | | 1.1 | ] | | ESD PROTECTION | 1 | | | | | | 1 | | FOOD FOON BID BIN | | IEC 61000-4-2 Cor | ntact Discharge (Note 11) | | ±8 | | 137 | | ECGP, ECGN, BIP, BIN | | IEC 61000-4-2 Air- | Gap Discharge (Note 11) | | ±15 | | kV | #### **Timing Characteristics (Note 3)** $(V_{DVDD} = V_{AVDD} = +1.1V \text{ to } +2.0V, V_{OVDD} = +1.65V \text{ to } +3.6V, f_{FCLK} = 32.768 \text{kHz}, LN\_BIOZ = 1, T_A = T_{MIN} \text{ to } T_{MAX}, \text{ unless otherwise noted.}$ Typical values are at $V_{DVDD} = V_{AVDD} = +1.8V, V_{OVDD} = +2.5V, T_A = +25^{\circ}C.)$ (Note 2) | PARAMETER | SYMBOL | CONDITIONS | MIN | TYP | MAX | UNITS | |----------------------------------|-------------------|---------------------------------------------------------------------------|-----|--------|-----|-------| | TIMING CHARACTERISTICS (I | NOTE 3) | | | | | | | SCLK Frequency | f <sub>SCLK</sub> | | 0 | | 12 | MHz | | SCLK Period | t <sub>CP</sub> | | 83 | | | ns | | SCLK Pulse Width High | t <sub>CH</sub> | | 15 | | | ns | | SCLK Pulse Width Low | t <sub>CL</sub> | | 15 | | | ns | | CSB Fall to SCLK Rise Setup Time | t <sub>CSS0</sub> | To 1st SCLK rising edge (RE) | 15 | | | ns | | CSB Fall to SCLK Rise Hold Time | t <sub>CSH0</sub> | Applies to inactive RE preceding 1st RE | 0 | | | ns | | CSB Rise to SCLK Rise Hold Time | t <sub>CSH1</sub> | Applies to 32nd RE, executed write | 10 | | | ns | | CSB Rise to SCLK Rise | t <sub>CSA</sub> | Applies to 32nd RE, aborted write sequence | 15 | | | ns | | SCLK Rise to CSB Fall | t <sub>CSF</sub> | Applies to 32nd RE | 100 | | | ns | | CSB Pulse-Width High | t <sub>CSPW</sub> | | 20 | | | ns | | SDI-to-SCLK Rise Setup Time | t <sub>DS</sub> | | 8 | | | ns | | SDI to SCLK Rise Hold Time | t <sub>DH</sub> | | 8 | | | ns | | | | C <sub>LOAD</sub> = 20pF | | | 40 | ns | | SCLK Fall to SDO Transition | t <sub>DOT</sub> | $C_{LOAD}$ = 20pF, $V_{AVDD}$ = $V_{DVDD} \ge 1.8V$ , $V_{DVDD} \ge 2.5V$ | | | 20 | ns | | SCLK Fall to SDO Hold | t <sub>DOH</sub> | C <sub>LOAD</sub> = 20pF | 2 | | | ns | | CSB Fall to SDO Fall | t <sub>DOE</sub> | Enable time, C <sub>LOAD</sub> = 20pF | | | 30 | ns | | CSB Rise to SDO Hi-Z | t <sub>DOZ</sub> | Disable time | | | 35 | ns | | FCLK Frequency | f <sub>FCLK</sub> | External reference clock | | 32.768 | | kHz | | FCLK Period | t <sub>FP</sub> | | | 30.52 | | μs | | FCLK Pulse-Width High | t <sub>FH</sub> | 50% duty cycle assumed | | 15.26 | | μs | | FCLK Pulse-Width Low | t <sub>FL</sub> | 50% duty cycle assumed | | 15.26 | | μs | - **Note 2:** All devices are 100% production tested at T<sub>A</sub> = +25°C. Specifications over the operating temperature range and relevant supply voltage range are guaranteed by design and characterization. - **Note 3:** Guaranteed by design and characterization. Not tested in production. - **Note 4:** One electrode drive with $<10\Omega$ source impedance, the other driven with $51k\Omega$ in parallel with a 47nF per IEC60601-2-47. - Note 5: Inputs connected to $51k\Omega$ in parallel with a 47nF to $V_{CM}$ . - **Note 6:** Use this setting only for $V_{AVDD} = V_{DVDD} \ge 1.65V$ . - **Note 7:** Use this setting only for $V_{AVDD} = V_{DVDD} \ge 1.55V$ . - **Note 8:** Use this setting only for $V_{AVDD} = V_{DVDD} \ge 1.45V$ . - **Note 9:** This specification defines the accuracy of the calibration voltage source as applied to the ECG input, not as measured through the ADC channel. - **Note 10:** $f_{SCLK} = 4MHz$ , burst mode, EFIT = 8, $C_{SDO} = C_{INTB} = 50pF$ . - Note 11: ESD test performed with $1k\Omega$ series resistor designed to withstand 8kV surge voltage. Figure 1a. SPI Timing Diagram Figure 1b. FCLK Timing Diagram ### **Typical Operating Characteristics** $(V_{DVDD} = V_{AVDD} = 1.8V, V_{OVDD} = 2.5V, T_A = +25$ °C, unless otherwise noted.) $(V_{DVDD} = V_{AVDD} = 1.8V, V_{OVDD} = 2.5V, T_A = +25$ °C, unless otherwise noted.) $(V_{DVDD} = V_{AVDD} = 1.8V, V_{OVDD} = 2.5V, T_A = +25$ °C, unless otherwise noted.) $(V_{DVDD} = V_{AVDD} = 1.8V, V_{OVDD} = 2.5V, T_A = +25$ °C, unless otherwise noted.) $(V_{DVDD} = V_{AVDD} = 1.8V, V_{OVDD} = 2.5V, T_A = +25$ °C, unless otherwise noted.) ### **Typical Operating Characteristics (continued)** $(V_{DVDD} = V_{AVDD} = 1.8V, V_{OVDD} = 2.5V, T_A = +25$ °C, unless otherwise noted.) ### **Pin Configurations** ### **Pin Description** | BUMP | PIN | | T.W.O.T.O.V. | |-----------------------|----------|-------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | WLP | TQFN | NAME | FUNCTION | | A1 | 1 | DRVP | Positive Output Current Source for Bio-Impedance Excitation. Requires a series capacitor between pin and electrode. | | A2 | 2 | DRVN | Negative Output Current Source for Bio-Impedance Excitation. Requires a series capacitor between pin and electrode. | | А3 | 4 | BIN | Bioimpedance Negative Input. | | A4 | 5 | BIP | Bioimpedance Positive Input. | | A5 | 6 | ECGP | ECG Positive Input. | | A6 | 7 | ECGN | ECG Negative Input. | | B1 | 27 | VBG | Bandgap Noise Filter Output. Connect a 1.0 $\mu$ F X7R ceramic capacitor between $V_{\mbox{\footnotesize{BG}}}$ and AGND. | | B2 | 26 | RBIAS | External Resistor Bias. Connect a low tempco resistor between RBIAS and AGND. If external bias generator is not used then RBIAS can be left floating. | | B3, B4, C3,<br>C4, D4 | 3, 8, 28 | AGND | Analog Power and Reference Ground. Connect into the printed circuit board ground plane. | | B5 | 10 | CAPN | Analog High-Pass Filter Input. Connect a 1µF X7R capacitor (C <sub>HPF</sub> ) between CAPP and CAPN to form a 0.5Hz high-pass response in the ECG channel. Select a capaitor with a high voltage rating (25V) to improve linearity of the ECG signal path. | ### **Pin Description (continued)** | BUMP | PIN | | | |------|------|-------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | WLP | TQFN | NAME | FUNCTION | | В6 | 9 | CAPP | Analog High-Pass Filter Input. Connect a 1µF X7R capacitor (C <sub>HPF</sub> ) between CAPP and CAPN to form a 0.5Hz high-pass response in the ECG channel. Select a capaitor with a high voltage rating (25V) to improve linearity of the ECG signal path. | | C1 | 25 | VCM | Common Mode Buffer Output. Connect a $10\mu F$ X5R ceramic capacitor between $V_{\mbox{CM}}$ and AGND. | | C2 | 24 | AOUT | Analog Output Voltage of the Pace Channel. Programmable to select where in the signal path to output to AOUT. | | C5 | 12 | | Digital Ground for Both Digital Core and I/O Pad Drivers. Recommended to connect to AGND plane. | | C6 | 11 | CPLL | PLL Loop Filter Input. Connect 1nF capacitor between CPLL and AGND. | | D1 | 23 | VREF | ADC Reference Buffer Output. Connect a $10\mu F$ X5R ceramic capacitor between $V_{REF}$ and AGND. | | D2 | 21 | INTB | Interrupt Output. INTB is an active low status output. It can be used to interrupt an external device. | | D3 | 19 | OVDD | Logic Interface Supply Voltage. | | D5 | 14 | FCLK | External 32.768kHz Clock that Controls the Sampling of the Internal Sigma-Delta Converters and Decimator. | | D6 | 13 | DVDD | Digital Core Supply voltage. Connect to AVDD. | | E1 | 22 | AVDD | Analog Core Supply Voltage. Connect to DVDD. | | E2 | 20 | INT2B | Interrupt 2 Output. INT2B is an active-low status output. It can be used to interrupt an external device. | | E3 | 18 | SDO | Serial Data Output. SDO will change state on the falling edge of SCLK when CSB is low. SDO is three-stated when CSB is high. | | E4 | 17 | SDI | Serial Data Input. SDI is sampled into the device on the rising edge of SCLK when CSB is low. | | E5 | 16 | SCLK | Serial Clock Input. Clocks data in and out of the serial interface when CSB is low. | | E6 | 15 | CSB | Active-Low Chip-Select Input. Enables the serial interface. | | | | _ | Exposed Pad. Connect EP to AGND. | #### **Detailed Description** #### **ECG Channel** Figure 2 illustrates the ECG channel block diagram, excluding the ADC. The channel comprises an input MUX, a fast-recovering instrumentation amplifier, an antialias filter, and a programmable gain amplifier. The input MUX includes several features such as ESD protection, EMI filtering, lead biasing, leads off checking, and ultralow power leads-on checking. The output of this analog channel drives a high-resolution ADC. #### **Input MUX** The ECG input MUX shown in Figure 3 contains integrated ESD and EMI protection, DC leads off detect current sources, lead-on detect, series isolation switches, lead biasing, and a programmable calibration voltage source to enable channel built in self-test. #### **EMI Filtering and ESD Protection** EMI filtering of the ECGP and ECGN inputs consists of a single pole, low pass, differential, and common mode filter with the pole located at approximately 2MHz. The ECGP and ECGN inputs also have input clamps that protect the inputs from ESD events. - ±8kV using the Contact Discharge method specified in IEC61000-4-2 ESD - ±15kV using the Air Gap Discharge method specified in IEC61000-4-2 ESD - For IEC61000-4-2 ESD protection, use 1kΩ series resistors on ECGP and ECGN that is rated to withstand ±8kV surge voltages. Figure 2. ECG Channel Input Amplifier and PGA Excluding the ADC Figure 3. ECG Input MUX ## DC Leads-Off Detection and ULP Leads-On Detection The input MUX leads-off detect circuitry consists of programmable sink/source DC current sources that allow for DC leads-off detection, while the channel is powered up in normal operation and an ultra-low-power (ULP) leads-on detect while the channel is powered-down. The MAX30001 accomplishes DC leads-off detection by applying a DC current to pull the ECG input voltage up to above $V_{MID} + V_{TH}$ or down to below $V_{MID} - V_{TH}$ . The current sources have user selectable values of 0nA, 5nA. 10nA. 20nA. 50nA. and 100nA that allow coverage of dry and wet electrode impedance ranges. Supported thresholds are $V_{\mbox{\scriptsize MID}}$ ± 300mV (recommended), $V_{\mbox{\scriptsize MID}}$ $\pm 400$ mV, V<sub>MID</sub> $\pm 450$ mV, and V<sub>MID</sub> $\pm 500$ mV. A threshold of 400mV, 450mV, and 500mV must only be used when V<sub>AVDD</sub> ≥ 1.45V, 1.55V, and 1.65V, respectively. A dynamic comparator protects against false flags generated by the input amplifier and input chopping. The comparator checks for a minimum continuous violation (or threshold exceeded) of 115ms to 140ms depending on the setting of FMSTR[1:0] before asserting any one of the LDOFF xx interrupt flags (Figure 4). See registers CNFG GEN (0x10) and CNFG EMUX (0x14) for configuration settings and see Table 1 for recommended values given electrode type and supply voltage. The ULP lead on detect operates by pulling ECGN low with a pulldown resistance larger than $5M\Omega$ and pulling ECGP high with a pullup resistance larger than $15M\Omega.$ A low-power comparator determines if ECGP is pulled below a predefined threshold that occurs when both electrodes make contact with the body. When the impedance between ECGP and ECGN is less than $20M\Omega,$ an interrupt LONINT is asserted, alerting the $\mu C$ to a leads-on condition. A $0nA/V_{MID} \pm 300mV$ selection is available allowing monitoring of the input compliance of the INA during non-DC lead-off checks. #### **Lead Bias** The MAX30001 limits the ECGP and ECGN DC input common mode range to $V_{MID}$ ±150mV. This range can be maintained either through external or internal lead-biasing. Internal DC lead-biasing consists of $50M\Omega$ , $100M\Omega$ , or $200M\Omega$ selectable resistors to $V_{MID}$ that drive the electrodes within the input common mode requirements of the ECG channel and can drive the connected body to the proper common mode voltage level. See register CNFG GEN (0x10) to select a configuration. Figure 4. Lead Off Detect Behavior The common-mode voltage, $V_{CM}$ , can optionally be used as a body bias to drive the body to the common-mode voltage by connecting $V_{CM}$ to a separate electrode on the body through a high value resistor such as $1M\Omega$ to limit current into the body. If this is utilized then the internal lead bias resistors to $V_{MID}$ can be disabled. #### **Isolation and Polarity Switches** The series switches in the MAX30001 isolate the ECGP and ECGN pins from the internal signal path, isolating it from the subject being monitored. The series switches are disabled by default. They must be enabled to record ECG. There are also polarity switches that will swap the inputs so that ECGP goes to the minus INA input and ECGN goes to the plus INA input. #### **Calibration Voltage Sources** Calibration voltage sources are available to provide $\pm 0.25$ mV (0.5mV<sub>PP</sub>) or $\pm 0.5$ mV (1.0mV<sub>PP</sub>) inputs to the ECG channel with programmable frequency and duty cycle. The sources can be unipolar/bipolar relative to V<sub>MID</sub>. <u>Figure 5</u> illustrates the possible calibration waveforms. Frequency selections are available in 4X increments from 15.625mHz to 256Hz with selected pulse widths varying from 30.5μs to 31.723ms and 50% duty cycle. Signals can be single-ended, differential, or common mode. This flexibility allows end-to-end channel-testing of the ECG signal path. When applying calibration voltage sources with the device connected to a subject, the series input switches must be disconnected so as not to drive signals into the subject. See registers CNFG\_CAL (0x12) and CNFG\_EMUX (0x14) to select configuration. Table 1. Recommended Lead Bias, Current Source Values, and Thresholds for Electrode Impedance | | ELECTRODE IMPEDANCE | | | | | | | | | | |------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------|--------------------------------------|----------------|--------------|---------------------------------------------------------------------------------------------------------|---------------|---------------------------------------------------------------------------------------------------------|--|--| | I <sub>DC</sub><br>V <sub>TH</sub> | <100kΩ | 100kΩ –<br>200kΩ | 200kΩ –<br>400kΩ | 400kΩ –<br>1MΩ | 1MΩ –<br>2MΩ | 2MΩ –<br>4MΩ | 4MΩ –<br>10MΩ | 10MΩ –<br>20MΩ | | | | I <sub>DC</sub> = 10nA | | All settings of $R_b$<br>$V_{TH} = V_{MID} \pm 300$ mV, $\pm 400$ mV | | | | | | | | | | I <sub>DC</sub> = 20nA | | All settings of $R_b$ All settings of $V_{TH}$ | | | | | | All settings<br>of R <sub>b</sub><br>V <sub>TH</sub> =V <sub>MID</sub><br>± 400mV,<br>±450mV,<br>±500mV | | | | I <sub>DC</sub> = 50nA | $\begin{array}{c} \text{All settings} \\ \text{of R}_b \\ \text{All settings of V}_{\text{TH}} \\ \text{All settings of V}_{\text{TH}} \\ \end{array} \\ \begin{array}{c} \text{All settings} \\ \text{V}_{\text{TH}} = \text{V}_{\text{MID}} \\ \pm 450 \text{mV}, \\ \pm 500 \text{mV} \\ \end{array}$ | | | | | | | | | | | I <sub>DC</sub> = 100nA | | | All settings of<br>All settings of \ | | | All settings<br>of R <sub>b</sub><br>V <sub>TH</sub> =V <sub>MID</sub><br>± 400mV,<br>±450mV,<br>±500mV | | | | | Figure 5. Calibration Voltage Source Options #### Gain Settings, Input Range, and Filtering The device's ECG channel contains an input instrumentation amplifier that provides low-noise, fixed-gain amplification (gain of 20) of the differential signal, rejects differential DC voltage due to electrode polarization, rejects common-mode interference primarily due to AC mains interference, and provides high input impedance to guarantee high CMRR even in the presence of severe electrode impedance mismatch (see Figure 2). The differential DC rejection corner frequency is set by an external capacitor (CHPF) placed between pins CAPP and CAPN, refer to Table 2 for appropriate value selection. There are three recommended options for the cutoff frequency: 5Hz, 0.5Hz, and 0.05Hz. Setting the cutoff frequency to 5Hz provides the most motion artifact rejection at the expense of ECG waveform quality, making it best suited for heart rate monitoring. For ambulatory applications requiring more robust ECG waveforms with moderate motion artifact rejection, 0.5Hz is recommended. Select 0.05Hz for patient monitoring applications in which ECG waveform quality is the primary concern and poor rejection of motion artifacts can be tolerated. The high-pass corner frequency is calculated by the following equation: #### $1/(2\pi \times R_{HPF} \times C_{HPF})$ R<sub>HPF</sub> is specified in the Electrical Characteristics table. Following the instrumentation amplifier is a 2-pole active anti-aliasing filter with a 600Hz -3dB frequency that provides 57dB of attenuation at half the modulator sampling rate (approximately 16kHz) and a PGA with programmable gains of 1, 2, 4, and 8V/V for an overall gain of 20, 40, 80, and 160V/V. The instrumentation amplifier and PGA are chopped to minimize offset and 1/f noise. Gain settings are configured via the CNFG\_ECG (0x15) register. The useable common-mode range is $V_{MID}\pm150$ mV, internal lead biasing can be used to meet this requirement. The useable DC differential range is $\pm300$ mV to allow for electrode polarization voltages on each electrode. The input AC differential range is $\pm32.5$ mV or 65mVpp. #### **Fast Recovery Mode** The input instrumentation amplifier has the ability to rapidly recover from an excessive overdrive event such as a defibrillation pulse, high-voltage external pacing, and electro-surgery interference. There are two modes of recovery that can be used: automatic or manual recovery. The mode is programmed by the FAST[1:0] bits in the MNGR DYN (0x05) register. Table 2. ECG Analog HPF Corner Frequency Selection | C <sub>HPF</sub> | HPF CORNER<br>FREQUENCY | |------------------|-------------------------| | 0.1µF | ≤ 5Hz | | 1.0µF | ≤ 0.5Hz | | 10μF | ≤ 0.05Hz | Table 3. Fast Recovery Mode Recovery Time vs. Number of Samples | SAMPLE<br>RATE (sps) | NUMBER OF<br>SAMPLES | RECOVERY TIME (APPROXIMATE) (ms) | |----------------------|----------------------|----------------------------------| | 512 | 255 | 498 | | 256 | 127 | 496 | | 128 | 63 | 492 | | 500 | 249 | 498 | | 250 | 124 | 496 | | 125 | 64 | 512 | | 200 | 99 | 495 | | 199.8 | 99 | 495.5 | #### MAX30001 ### Ultra-Low-Power, Single-Channel Integrated Biopotential (ECG, R-to-R, and Pace Detection) and Bioimpedance (BioZ) AFE Automatic mode engages once the saturation counter exceeds approximately 125ms (t<sub>SAT</sub>). The counter is activated the first time the ADC output exceeds the symmetrical threshold defined by the FAST\_TH[5:0] bits in the MNGR\_DYN (0x05) register and accumulates the time that the ADC output exceeds either the positive or negative threshold. If the saturation counter exceeds 125ms, it triggers the fast settling mode (if enabled) and resets. The saturation counter can also be reset prior to triggering the fast settling mode if the ADC output falls below the threshold continuously for 125ms (t<sub>BLW</sub>). This feature is designed to avoid false triggers due to the QRS complex. Once triggered, fast settling mode will be engaged for 500ms, see Figure 6. ECG samples are tagged if they were taken while fast settling mode was asserted. In manual mode, a user algorithm running on the host microcontroller or an external stimulus input will generate the trigger to enter fast recovery mode. The host microcontroller then enables the manual fast recovery mode in the MNGR\_DYN (0x05) register. The manual fast recovery mode can be of a much shorter duration than the automatic mode and allows for more rapid recovery. One such example is recovery from external high-voltage pacing signals in a few milliseconds to allow the observation of a subsequent p-wave. Figure 6. Automatic Fast Settling Behavior #### **Decimation Filter** The decimation filter consists of an FIR decimation filter to the data rate followed by a programmable IIR and FIR filter to implement HPF and LPF selections. The high-pass filter options include a 1st-order IIR Butterworth filter with a 0.4Hz corner frequency along with a pass through setting for DC coupling. Low-pass filter options include a 12-tap linear phase (constant group delay) FIR filter with 40Hz, 100Hz, or 150Hz corner frequencies. See register CNFG\_ ECG (0x15) to configure the filters. Table 4 illustrates the ECG latency in samples and time for each ADC data rate. #### **Noise Measurements** $\underline{\text{Table 5}}$ shows the noise performance of the ECG channel of MAX30001 referred to the ECG inputs. Table 4. ECG Latency in Samples and Time as a Function of ECG Data Rate and Decimation | ECG | CHANNEL SETTIN | IGS | LATENCY | | | | |---------------------------|---------------------------|---------------------|--------------------------------|-----------------------------|---------------------|------------------| | INPUT SAMPLE<br>RATE (Hz) | OUTPUT DATA<br>RATE (sps) | DECIMATION<br>RATIO | WITHOUT LPF<br>(INPUT SAMPLES) | WITH LPF<br>(INPUT SAMPLES) | WITHOUT LPF<br>(ms) | WITH LPF<br>(ms) | | 32,768 | 512 | 64 | 650 | 1,034 | 19.836 | 31.555 | | 32,000 | 500 | 64 | 650 | 1,034 | 20.313 | 32.313 | | 32,768 | 256 | 128 | 2,922 | 3,690 | 89.172 | 112.610 | | 32,000 | 250 | 128 | 2,922 | 3,690 | 91.313 | 115.313 | | 32,000 | 200 | 160 | 1,242 | 2,202 | 38.813 | 68.813 | | 31,968 | 199.8 | 160 | 1,242 | 2,202 | 38.851 | 68.881 | | 32,768 | 128 | 256 | 3,370 | 4,906 | 102.844 | 149.719 | | 32,000 | 125 | 256 | 3,370 | 4,906 | 105.313 | 153.313 | **Table 5. ECG Channel Noise Performance** | GAIN | BANDWIDTH | NO | DISE | SNR | ENOB | |------|-----------|-------------------|------------------|------|------| | V/V | Hz | μV <sub>RMS</sub> | μV <sub>PP</sub> | dB | Bits | | | 40 | 0.46 | 3.04 | 97.7 | 15.9 | | 20 | 100 | 0.64 | 4.20 | 94.9 | 15.5 | | | 150 | 0.77 | 4.60 | 93.2 | 15.2 | | | 40 | 0.40 | 2.64 | 92.9 | 15.1 | | 40 | 100 | 0.54 | 3.56 | 90.3 | 14.7 | | | 150 | 0.66 | 4.34 | 88.6 | 14.4 | | | 40 | 0.35 | 2.31 | 88.0 | 14.3 | | 80 | 100 | 0.50 | 3.33 | 84.9 | 13.8 | | | 150 | 0.62 | 4.09 | 83.1 | 13.5 | | | 40 | 0.34 | 2.22 | 82.4 | 13.4 | | 160 | 100 | 0.49 | 3.24 | 79.1 | 12.8 | | | 150 | 0.61 | 4.01 | 77.2 | 12.5 | #### R-to-R Detection The MAX30001 contains built-in hardware to detect R-R intervals using an adaptation of the Pan-Tompkins QRS detection algorithm\*. The timing resolution of the R-R interval is approximately 8ms and depends on the setting of FMSTR [1:0] in CNFG\_GEN (0x10) register. See Table 26 for the timing resolution of each setting. When an R event is identified, the RRINT status bit is asserted and the RTOR\_REG (0x25) register is updated with the count seen since the last R event. Figure 7 illustrates the R-R interval on a QRS complex. Refer to registers CNFG\_RTOR1 (0x1D) and CNFG\_RTOR2 (0x1E) for selection details. The latency of the R-to-R value written to the RTOR Interval Memory Register is the sum of the R-to-R decimation delay and the R-to-R detection delay blocks. The R-to-R decimation factor is fixed at 256 and the decimation delay ( $t_{R2R\_DEC}$ ) is always 3,370 FMSTR clocks, as shown in Table $\overline{6}$ . The detection circuit consists of several digital filters and signal processing delays. These depend on the WNDW[3:0] bits in the CNFG\_RTOR (0x1D) register. The detection delay ( $t_{R2R\_DET}$ ) is described by the following equation: t<sub>R2R\_DET</sub> = 5,376 + 256 x WNDW in FMSTR clocks where WNDW is an integer from 0 to 15 and the total latency ( $t_{R2R\_DEL}$ ) is the sum of the two delays and summarized in the equation below: $t_{R2R\_DEL} = t_{R2R\_DEC} + t_{R2R\_DET} = 3,370 + 5,376 + 256 \times WNDW$ in FMSTR clocks where WNDW is an integer from 0 to 15. The total R-to-R latency minus the ECG latency is the delay of the R-to-R value relative to the ECG data and can be used to place the first R-to-R value on the ECG data plot. The succeeding values in the R-to-R Interval Memory Register can be used as is to locate subsequent R-to-R values on the ECG data plot relative to the initial placement. Figure 7. R-to-R Interval Illustration Table 6. R-to-R Decimation Delay vs. Register Settings | EMCTD [4:0] | FMSTR FREQ | FMSTR FREQ | | RTOR TIME<br>RESOLUTION | DELAY IN R-TO-R DECIMATION | | | |-------------|----------------|------------|------------|-------------------------|----------------------------|---------|--| | FMSTR [1:0] | FWSTRFREQ | (Hz) | DECIMATION | (ms) | FMSTR CLKs | (ms) | | | 00 | FCLK | 32,768 | 256 | 7.8125 | 3370 | 102.844 | | | 01 | FCLK x 625/640 | 32,000 | 256 | 8.0 | 3370 | 105.313 | | | 10 | FCLK x 625/640 | 32,000 | 256 | 8.0 | 3370 | 105.313 | | | 11 | FCLK x 640/656 | 31,968.78 | 256 | 8.0078 | 3370 | 105.415 | | <sup>\*</sup>J. Pan and W.J. Tompkins, "A Real-Time QRS Detection Algorithm," IEEE Trans. Biomed. Eng., vol. 32, pp. 230-236 #### **Pace Channel** MAX30001 provides an analog based pace detection for up to three chamber pacing with data logging and ECG tagging for up to three rising and falling edges per ECG sample. See register CNFG\_PACE (0x1A) to select configuration and ECG FIFO and PACE memory for detailed descriptions of the ECG and PACE FIFOs. Real time monitoring of pace edge events can be accomplished by unmasking PEDGE via EN\_INT (0x02) and EN\_INT2 (0x03) and using the self-clear behavior; see CLR PEDGE=1 in register MNGR INT (0x04). Current injection rates for Bio-Impedance measurements are limited to 40kHz and 80kHz when pace detection is enabled to avoid glitches caused by current injection being interpreted as a pace event. A single-ended analog signal is provided at pin AOUT to allow digitization of the PACE pulses with an external analog to digital converter. See register CNFG\_PACE (0x1A) for gain, low pass and high pass filter options and AOUT signal selection. #### **BioZ Channel** Figure 8 illustrates the BioZ channel block diagram, excluding the ADC. The channel comprises an input MUX, an instrumentation amplifier, a mixer, an anti-alias filter, and a programmable gain amplifier. The MUX includes several features such as ESD protection, EMI filtering, lead biasing, leads off checking, and ultra-low power leads-on checking. The output of this analog channel drives a high-resolution ADC. Figure 8. BioZ Channel Input Amplifier, Mixer, and PGA Excluding the ADC and Current Drive Output #### **Input MUX** The BioZ input MUX shown in Figure 9 contains integrated ESD and EMI protection, DC leads off detect current sources and comparators, lead-on detect, series isolation switches, lead biasing, a programmable calibration voltage source to enable channel built in self-test for the pace channel, and a built in programmable resistor load. #### **EMI Filtering and ESD Protection** EMI filtering of the BIP and BIN inputs consists of a single pole, low pass, differential, and common mode filter with the pole located at approximately 2MHz. The BIP and BIN inputs also have input clamps that protect the inputs from ESD events. - ±8kV using the Contact Discharge method specified in IEC61000-4-2 ESD - ±15kV using the Air Gap Discharge method specified in IEC61000-4-2 ESD - For IEC61000-4-2 ESD protection, use 1kΩ series resistors on BIP and BIN that is rated to withstand ±8kV surge voltages Figure 9. BioZ Input MUX #### Leads-Off Detection and ULP Leads-On Detection MAX30001 provides the capability of detecting lead off scenarios that involve two electrode and four electrode configurations through the use of digital threshold and analog threshold comparisons. There are three methods to detect lead-off for the BioZ channel. There is a compliance monitor for the current generator on the DRVP and DRVN pins detecting when the voltage on the pins is outside its operating range. The BIOZ\_CGMON bit in the CNFG BIOZ (0x18) register enables this function and the BCGMON, BCGMP, and BCGMN bits in the STATUS (0x01) register indicate if the DRVP and DRVN pins are out of compliance. There is a DC lead-off circuit on the BIP and BIN pins (same as on the ECGP and ECGN pins, see ECG description) that sinks or sources a programmable DC current and window comparators with a programmable threshold to detect the condition. There is a digital lead off detection monitoring the output of the BioZ ADC with programmable under and overvoltage levels performing a digital comparison. The EN BLOFF bit in the CNFG GEN (0x10) register enables this function and the BLOFF HI IT[7:0] and BLOFF LO IT[7:0] bits in the MNGR\_DYN (0x05) register sets the digital threshold for detection. Refer to Table 7 for lead off conditions and register settings to allow detection. The ULP lead-on detect operates by pulling BIN low with a pulldown resistance larger than $5M\Omega$ and pulling BIP high with a pullup resistance larger than $15M\Omega$ . A low-power comparator determines if BIP is pulled below a predefined threshold that occurs when both electrodes make contact with the body. When the impedance between BIP and BIN is less than $20M\Omega$ , an interrupt LONINT is asserted, alerting the $\mu C$ to a leads-on condition. A 0nA/V<sub>MID</sub> ± 300mV selection is available allowing monitoring of the input compliance of the INA during non-DC lead-off checks. #### **Lead Bias** The MAX30001 limits the BIP and BIN DC input common mode range to $V_{\mbox{\scriptsize MID}}$ ±150mV. This range can be maintained either through external/internal lead-biasing. Internal DC lead-biasing consists of $50M\Omega$ , $100M\Omega$ , or $200M\Omega$ selectable resistors to $V_{MID}$ that drive the electrodes within the input common mode requirements of the ECG channel and can drive the connected body to the proper common mode voltage level. See the EN\_RBIAS[1:0], RBIASV[1:0], RBIASP, and RBIASN bits in the CNFG\_GEN (0x10) register to select a configuration. Table 7. BioZ Lead Off Detection Configurations | CONFIGURATION | CONDITION | DRVP/N | BIP/N | MEASURED<br>SIGNAL | REGISTER SETTING TO DETECT | |----------------------------------|---------------------------------------------------|-----------------|----------------------------------------------|------------------------------------|--------------------------------------------------------------------------------| | Two-Electrode<br>(Shared DRV/BI) | 1 Electrode<br>Off | Rail to<br>Rail | Rail to Rail | Rail to Rail<br>(Saturated Inputs) | CNFG_GEN (0x10), EN_BLOFF[1:0] = 10 or 11<br>MNGR_DYN (0x05), BLOFF_HI_IT[7:0] | | | 1 DRV<br>Electrode Off,<br>Large Body<br>Coupling | Rail to<br>Rail | Normal | ½ Signal | CNFG_BIOZ (0x18), BIOZ_CGMON=1 | | Four-Electrode | 1 DRV<br>Electrode Off,<br>Small Body<br>Coupling | Rail to<br>Rail | Rail to Rail | Rail to Rail<br>(Saturated Inputs) | CNFG_GEN (0x10), EN_BLOFF[1:0] = 10 or 11<br>MNGR_DYN (0x05), BLOFF_HI_IT[7:0] | | (Force/Sense) | 1 BI (sense)<br>Electrode Off | Normal | Floating | ½ Signal | CNFG_GEN (0x10), EN_DCLOFF=10 | | | Both BIP/N<br>(sense)<br>Electrodes Off | Normal | Floating | No Signal | CNFG_GEN (0x10), EN_BLOFF[1:0] = 01 or 11<br>MNGR_DYN (0x05), BLOFF_LO_IT[7:0] | | | 1 DRV and 1 BI<br>Electrode Off | Rail to<br>Rail | Wide Swing,<br>Dependent on<br>Body Coupling | Rail to Rail | CNFG_GEN (0x10), EN_BLOFF[1:0] = 10 or 11<br>MNGR_DYN (0x05), BLOFF_HI_IT[7:0] | #### MAX30001 ### Ultra-Low-Power, Single-Channel Integrated Biopotential (ECG, R-to-R, and Pace Detection) and Bioimpedance (BioZ) AFE The common-mode voltage, $V_{CM}$ , can optionally be used as a body bias to drive the body to the common-mode voltage by connecting $V_{CM}$ to a separate electrode on the body through a high value resistor such as $1M\Omega$ to limit curent into the body. If this is utilized then the internal lead bias resistors to $V_{MID}$ can be disabled. If ECGP/ECGN pins are shared with the BIP/BIN pins then it is only necessary to enable lead bias on ECG or BioZ. #### **Calibration Voltage Sources** Calibration voltage sources are available to provide $\pm 0.25$ mV (0.5mV<sub>PP</sub>) or $\pm 0.5$ mV (1.0mV<sub>PP</sub>) inputs to the BioZ/Pace channel with programmable frequency and duty cycle. The sources can be unipolar/bipolar relative to V<sub>MID</sub>. Figure 10 illustrates the possible calibration waveforms. Frequency selections are available in 4X increments from 15.625mHz to 256Hz with selected pulse widths varying from 30.5µs to 31.723ms and 50% duty cycle. Signals can be single-ended, differential, or common mode. This flexibility allows end-to-end channel-testing of the Pace signal path and is primarily used for pacemaker pulse detection validation. When applying calibration voltage sources with the device connected to a subject, the series input switches must be disconnected so as not to drive signals into the subject. See registers CNFG\_CAL (0x12) and CNFG\_BMUX (0x14) to select configuration. Figure 10. Calibration Voltage Source Options Figure 11. Programmable Resistive Load Topology #### **Programmable Resistive Load** The programmable resistive load on the DRVP/DRVN pins allows a built in self-test of the current generator (CG) and the entire BioZ channel. Refer to Figure 11 for implementation details. Nominal resistance can be varied between $5k\Omega$ and $625\Omega$ . The modulation resistance is dependent on the nominal resistance value with resolution of $50.4m\Omega$ to $2.96\Omega$ at the largest nominal resistance $(5k\Omega)$ and $15.3m\Omega$ to $46.3m\Omega$ with the smallest nominal resistance $(625\Omega)$ . Refer to Table 8 for a complete listing of nominal and modulated resistor values. Modulation rate can be programmed between 625mHz to 4Hz. See registers CNFG\_CAL (0x12) and CNFG\_BMUX (0x17) to select configuration for modulation rate and resistor value. #### **Current Generator** The current generator provides square-wave modulating differential current that is AC injected into the body via pins DRVP and DRVN with the bio-impedance sensed differentially through pins BIP and BIN. Two and four electrode configurations are supported for typical wet and dry electrode impedances. **Table 8. Programmable Resistive Load Values** | D (O) | R <sub>MOD</sub> | | R <sub>VAL</sub> | | R <sub>MOD</sub> | | | | |----------------------|------------------|-----|------------------|-----|------------------|-----|-----|-----| | R <sub>NOM</sub> (Ω) | $(m\Omega)$ | <2> | <1> | <0> | <3> | <2> | <1> | <0> | | | - | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | 5000 000 | 2960.7 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | | 5000.000 | 980.6 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | | | 247.5 | 0 | 0 | 0 | 0 | 1 | 0 | 0 | | | - | 0 | 0 | 1 | 0 | 0 | 0 | 0 | | 0500 000 | 740.4 | 0 | 0 | 1 | 0 | 0 | 0 | 1 | | 2500.000 | 245.2 | 0 | 0 | 1 | 0 | 0 | 1 | 0 | | | 61.9 | 0 | 0 | 1 | 0 | 1 | 0 | 0 | | | - | 0 | 1 | 0 | 0 | 0 | 0 | 0 | | 1666 667 | 329.1 | 0 | 1 | 0 | 0 | 0 | 0 | 1 | | 1666.667 | 109.0 | 0 | 1 | 0 | 0 | 0 | 1 | 0 | | | 27.5 | 0 | 1 | 0 | 0 | 1 | 0 | 0 | | | - | 0 | 1 | 1 | 0 | 0 | 0 | 0 | | 1250.000 | 185.1 | 0 | 1 | 1 | 0 | 0 | 0 | 1 | | | 61.3 | 0 | 1 | 1 | 0 | 0 | 1 | 0 | | | - | 1 | 0 | 0 | 0 | 0 | 0 | 0 | | 1000.000 | 118.5 | 1 | 0 | 0 | 0 | 0 | 0 | 1 | | | 39.2 | 1 | 0 | 0 | 0 | 0 | 1 | 0 | | | - | 1 | 0 | 1 | 0 | 0 | 0 | 0 | | 833.333 | 82.3 | 1 | 0 | 1 | 0 | 0 | 0 | 1 | | | 27.2 | 1 | 0 | 1 | 0 | 0 | 1 | 0 | | | - | 1 | 1 | 0 | 0 | 0 | 0 | 0 | | 714.286 | 60.5 | 1 | 1 | 0 | 0 | 0 | 0 | 1 | | | 20.0 | 1 | 1 | 0 | 0 | 0 | 1 | 0 | | | - | 1 | 1 | 1 | 0 | 0 | 0 | 0 | | 625.000 | 46.3 | 1 | 1 | 1 | 0 | 0 | 0 | 1 | | Ī | 15.3 | 1 | 1 | 1 | 0 | 0 | 1 | 0 | Current amplitudes between $8\mu A_{PK}$ to $96\mu A_{PK}$ are selectable with current injection frequencies between 128Hz and 131.072kHz in power of two increments. See register CNFG\_BIOZ (0x18) for configuration selections. Current amplitude should be chosen so as not exceed $90\text{mV}_{PP}$ at the BIP and BIN pins based on the network impedance at the current injection frequency. A 47nF DC blocking capacitor is required between both DRVP and DRVN and their respective electrodes. # **Current Selection and Resolution Calculation Example 1 (Two Terminal with Common Protection)** Selection of the appropriate current is accomplished by first calculating the network impedance at the injection frequency. Worst case electrode impedances should be used. Given $\underline{\text{Figure } 12}$ and a current injection frequency of 80kHz, the network impedance is: $$R_{BODY} + 2R_{P1} + 2R_{P2} + 2R_S + \frac{2R_E}{1 + j_{\omega}R_EC_E} = 2.8k\Omega$$ where $R_{BODY}$ = 100 $\Omega$ , $R_{P1}$ = 1k $\Omega$ , $R_{P2}$ = 200 $\Omega$ , $R_{S}$ = 100 $\Omega$ , $R_{E}$ = 1M $\Omega$ , $C_{E}$ = 5nF. The maximum current injection is the maximum AC input differential range (50mV<sub>PK</sub>) divided by the network impedance (2.8k $\Omega$ ) or 17.8µA<sub>PK</sub>. The closest selectable lower value is 16µA<sub>PK</sub>. Given the current injection value and the channel bandwidth (refer to register CNFG\_BIOZ (0x18) for digital LPF selection) the resolvable impedance can be calculated by dividing the appropriate input referred noise by the current injection value. For example, with a bandwidth of 4Hz, the input referred noise with a gain of 20V/V is $0.16\mu V_{RMS}$ or $1.1\mu V_{PP}$ . The resolvable impedance is therefore $1.1\mu V_{PP}/16\mu A_{PK}=69m\Omega PP$ or $10m\Omega_{RMS}$ . # **Current Selection and Resolution Calculation Example 2 (Four Terminal)** Selection of the appropriate current is accomplished by first calculating the network impedance at the injection frequency. Worst case electrode impedances should be used. Given Figure 13 and a current injection frequency of 80kHz, the network impedance is: $$R_{BODY} + 2R_{DP1} + 2R_{DP2} + 2R_{S} + \frac{2R_{E}}{1 + j\omega R_{E}C_{E}} = 2.7k\Omega$$ where R<sub>BODY</sub> = 100 $\Omega$ , R<sub>DP1</sub> = 1k $\Omega$ , R<sub>DP2</sub> = 200 $\Omega$ , R<sub>S</sub> = 100 $\Omega$ , R<sub>E</sub> = 1M $\Omega$ , C<sub>E</sub> = 5nF. The maximum current injection is the maximum DRVP/N Compliance Voltage (V<sub>DD</sub>-0.5V = 0.6V for V<sub>DD</sub> = 1.1V) divided by the network impedance (2.7k $\Omega$ ) or 222.2 $\mu$ A<sub>PK</sub>. The closest selectable lower value is 96 $\mu$ A<sub>PK</sub>. Figure 12. Example Configuration – Two Terminal with Common Protection Figure 13. Example Configuration—Four Terminal Given the current injection value and the channel bandwidth (refer to register CNFG\_BIOZ (0x18) for digital LPF selection) the resolvable impedance can be calculated by dividing the appropriate input referred noise by the current injection value. For example, with a bandwidth of 4Hz, the input referred noise with a gain of 40V/V is $0.12\mu V_{RMS}$ or $0.78\mu V_{PP}$ . The resolvable impedance is therefore $0.78\mu V_{PP}/96\mu A_{PK} = 8m\Omega_{PP}$ or $1.2m\Omega_{RMS}$ . #### **Decimation Filter** The decimation filter consists of an FIR decimation filter to the data rate followed by a programmable IIR and FIR filter to implement HPF and LPF selections. The high-pass filter options include a fourth-order IIR Butterworth filter with a 0.05Hz or 0.5Hz corner frequency along with a pass through setting for DC coupling. Lowpass filter options include a 12-tap linear phase (constant group delay) FIR filter with 4Hz, 8Hz, or 16Hz corner frequencies. See register CNFG\_BIOZ (0x18) to configure the filters. Table 9 illustrates the BioZ latency in samples and time for each ADC data rate. #### **Noise Measurements** <u>Table 10</u> shows the noise performance of the BioZ channel of MAX30001 referred to the BioZ inputs. #### Reference and Common Mode Buffer The MAX30001 features internally generated reference voltages. The bandgap output ( $V_{BG}$ ) pin requires an external 1.0µF capacitor to AGND and the reference output ( $V_{REF}$ ) pin requires a 10µF external capacitor to AGND for compensation and noise filtering. A common-mode buffer is provided to buffer 650mV which is used to drive common mode voltages for internal blocks. Use a 10µF external capacitor between $V_{CM}$ to AGND to provide compensation and noise filtering. The common-mode voltage, $V_{CM}$ , can optionally be used as a body bias to drive the body to the common-mode voltage by connecting $V_{CM}$ to a separate electrode on the body through a high value resistor such as $1 M \Omega$ . If this is utilized then the internal lead bias resistors to $V_{MID}$ may be disabled if the input signals are within the common-mode input range. Table 9. BioZ Latency in Samples and Time as a Function of BioZ Data Rate and Decimation | BIOZ | CHANNEL SETTI | NGS | LATENCY | | | | |------------------------------|---------------------------|---------------------|-----------------------------------|--------------------------------|--------------------|---------------| | INPUT<br>SAMPLE RATE<br>(Hz) | OUTPUT DATA<br>RATE (sps) | DECIMATION<br>RATIO | WITHOUT<br>LPF (INPUT<br>SAMPLES) | WITH LPF<br>(INPUT<br>SAMPLES) | WITHOUT<br>LPF(ms) | WITH LPF (ms) | | 32,768 | 64 | 512 | 3,397 | 6,469 | 103.668 | 197.418 | | 32,000 | 62.5 | 512 | 3,397 | 6,469 | 106.156 | 202.156 | | 32,000 | 50 | 640 | 5,189 | 9,029 | 162.156 | 282.156 | | 31,968 | 49.95 | 640 | 5,189 | 9,029 | 162.319 | 282.439 | | 32,768 | 32 | 1,024 | 7,557 | 13,701 | 230.621 | 418.121 | | 32,000 | 31.25 | 1,024 | 7,557 | 13,701 | 236.156 | 428.156 | | 32,000 | 25 | 1,280 | 9,605 | 17,285 | 300.156 | 540.156 | | 31,968 | 24.975 | 1,280 | 9,605 | 17,285 | 300.457 | 540.697 | **Table 10. BioZ Channel Noise Performance** | GAIN | BANDWIDTH | NC | DISE | SNR | ENOB | |------|-----------|-------------------|------------------|-------|------| | V/V | Hz | μV <sub>RMS</sub> | μν <sub>ΡΡ</sub> | dB | Bits | | | 4 | 0.23 | 1.55 | 101.6 | 16.6 | | 10 | 8 | 0.28 | 1.87 | 100.0 | 16.3 | | | 16 | 0.35 | 2.34 | 98.0 | 16.0 | | | 4 | 0.16 | 1.10 | 104.9 | 17.1 | | 20 | 8 | 0.19 | 1.27 | 103.4 | 16.9 | | | 16 | 0.26 | 1.68 | 100.9 | 16.5 | | | 4 | 0.12 | 0.78 | 107.6 | 17.6 | | 40 | 8 | 0.16 | 1.07 | 104.9 | 17.1 | | | 16 | 0.22 | 1.48 | 102.0 | 16.7 | | | 4 | 0.11 | 0.72 | 108.3 | 17.7 | | 80 | 8 | 0.15 | 1.01 | 105.3 | 17.2 | | | 16 | 0.21 | 1.42 | 102.4 | 16.7 | $SNR = 20log(V_{IN}(RMS)/V_{N}(RMS)), \ ENOB = (SNR - 1.76)/6.02$ $V_{INPP}$ = 100mV, $V_{INRMS}$ = 35.4mV for a gain of 10V/V. The input amplitude is reduced accordingly for high gain settings. #### **SPI Interface Description** #### 32 Bit Normal Mode Read/Write Sequences The MAX30001 interface is SPI/QSPI/Micro-wire/DSP compatible. The operation of the SPI interface is shown in Figure 1a. Data is strobed into the MAX30001 on SCLK rising edges. The device is programmed and accessed by a 32 cycle SPI instruction framed by a CSB low interval. The content of the SPI operation consists of a one byte command word (comprised of a seven bit address and a Read/Write mode indicator, i.e., A[6:0] + R/W) followed by a three-byte data word. The MAX30001 is compatible with CPOL = 0/CPHA = 0 and CPOL = 1/CPHA = 1 modes of operation. Write mode operations will be executed on the 32nd SCLK rising edge using the first four bytes of data available. In write mode, any data supplied after the 32nd SCLK rising edge will be ignored. Subsequent writes require CSB to de-assert high and then assert low for the next write command. In order to abort a command sequence, the rise of CSB must precede the updating (32nd) rising-edge of SCLK, meeting the $t_{\rm CSA}$ requirement. Read mode operations will access the requested data on the 8th SCLK rising edge, and present the MSB of the requested data on the following SCLK falling edge, allowing the $\mu$ C to sample the data MSB on the 9th SCLK rising edge. Configuration, Status, and FIFO data are all available via normal mode read back sequences. If more than 32 SCLK rising edges are provided in a normal read sequence then the excess edges will be ignored and the device will read back zeros. If accessing the STATUS register or the ECG, BIOZ or PACE FIFO memories, all interrupt updates will be made and the internal FIFO read pointer will be incremented in response to the 30th SCLK rising edge, allowing for internal synchronization operations to occur. See the data tag structures used within each FIFO for means of detecting end-of-file (EOF) samples, invalid (empty samples) and other aides for efficiently using and managing normal mode read back operations. #### **Burst Mode Read Sequence** The MAX30001 provides commands to read back the ECG, BIOZ or PACE FIFO memory in a burst mode to increase data transfer efficiency. Burst mode uses different register addresses than the normal read sequence register addresses. A modified burst mode is supported for each PACE FIFO word group (see description of PACE0 to PACE5 register group). The first 32 SCLK cycles operate exactly as described for the normal mode. If the µC continues to provide SCLK edges beyond the 32nd rising edge, the MSB of the next available FIFO word will be presented on the next falling SCLK edge, allowing the µC to sample the MSB of the next word on the 33rd SCLK rising edge. Any affected interrupts and/or FIFO read pointers will be incremented in response to the (30+nx24)th SCLK rising edge where n is an integer starting at 0. (i.e., on the 30th, 54th, and 78th SCLK risingedges for a three-word, burst-mode transfer). This mode of operation will continue for every 24 cycle sub frame, as long as there is valid data in the FIFO. See the data tag structures used within each FIFO for means of detecting end-of-file (EOF) samples, invalid (empty samples) and other aides for efficiently using and managing burst mode read back operations. There is no burst mode equivalent in write mode. Figure 14. SPI Normal Mode Transaction Diagram Figure 15. SPI Burst Mode Read Transactions Diagram # **User Command and Register Map** | REG | | R/W | | | | D/ | ATA INDEX | | | | | | | |-------|-------------------|------|-----------|--------------|----------------------------------------|------------------|-----------|-----------------------|-------------|------------|--|--|--| | [6:0] | NAME | MODE | 23/15/7 | 22/14/6 | 21/13/5 | 20/12/4 | 19/11/3 | 18/10/2 | 17/9/1 | 16/8/0 | | | | | 0x00 | NO-OP | R/W | x/x/x | | | | | | _ | EINT | EOVF | FSTINT | DCLO<br>FFINT | BINT | BOVF | BOVER | BUNDR | | | | | 0x01 | STATUS | R | BCGMON | PINT | POVF | PEDGE | LONINT | RRINT | SAMP | PLLINT | | | | | | | | х | х | BCGMP | BCGMN | LDOFF_PH | LDOFF_PL | LDOFF_NH | LDOFF_NL | | | | | 0x02 | EN_INT | | EN_EINT | EN_EOVF | EN_<br>FSTINT | EN_<br>DCLOFFINT | EN_BINT | EN_BOVF | EN_BOVER | EN_BUNDR | | | | | 0x03 | EN_INT2 | R/W | EN_BCGMON | EN_PINT | EN_POVF | EN_PEDGE | EN_LONINT | EN_ RRINT | EN_SAMP | EN_ PLLINT | | | | | | | | х | х | х | х | х | х | INTB_T | /PE[1:0] | | | | | | | | | • | EFIT[4:0] | | | | BFIT[2:0] | | | | | | 0x04 | MNGR_INT | R/W | х | х | х | х | х | х | х | х | | | | | 0,01 | XU4 MINGR_INT R/W | | х | CLR_<br>FAST | CLR_R | RINT[1:0] | CLR_PEDGE | CLR_SAMP SAMP_IT[1:0] | | | | | | | | | | FAST[ | 1:0] | | FAST_TH[5:0] | | | | | | | | | 0x05 | MNGR_<br>DYN | R/W | | | BLOFF_HI_IT[7:0] | | | | | | | | | | | DIN | | | | | BLOFF_LO_IT[7:0] | | | | | | | | | 0x08 | SW_RST | W | | | Data Required for Execution = 0x000000 | | | | | | | | | | 0x09 | SYNCH | W | | | Data Required for Execution = 0x000000 | | | | | | | | | | 0x0A | FIFO_RST | W | | | Data Required for Execution = 0x000000 | | | | | | | | | | | | | 0 | 1 | 0 1 REV_ID[3:0] | | | | | | | | | | 0x0F | INFO | R | Х | х | 0 | 1 | х | х | х | х | | | | | | | | Х | х | х | х | х | х | х | х | | | | | | | | EN_ULP_L | .ON[1:0] | 0] FMSTR[1:0] | | EN_ECG | EN_BIOZ | EN_PACE | х | | | | | 0x10 | CNFG_GEN | R/W | EN_BLOF | F[1:0] | EN_DC | LOFF[1:0] | IPOL | | IMAG[2:0] | | | | | | | | | VTH[1 | :0] | EN_RI | BIAS[1:0] | RBIAS | SV[1:0] | RBIASP | RBIASN | | | | | | ONEO | | Х | EN_VCAL | VMODE | VMAG | х | х | х | х | | | | | 0x12 | CNFG_<br>CAL | R/W | Х | | FCAL[2:0] | | FIFTY | | THIGH[10:8] | | | | | | | | | | | | Т | HIGH[7:0] | | | | | | | | 0.44 | CNFG_ | DAA | ECG_POL | x | ECG_<br>OPENP | ECG_<br>OPENN | ECG_CAL | P_SEL[1:0] | ECG_CALI | N_SEL[1:0] | | | | | 0x14 | ×14 EMUX | R/W | х | х | x | x | х | X | х | х | | | | | | | | х | х | х | х | х | Х | х | х | | | | | | | | ECG_RA | ΓΕ[1:0] | х | х | х | х | ECG_G | AIN[1:0] | | | | | 0x15 | CNFG_<br>ECG | R/W | х | ECG_<br>DHPF | ECG_[ | DLPF[1:0] | х | х | х | х | | | | | | | | х | х | х | х | х | х | х | х | | | | # **User Command and Register Map (continued)** | REG | | R/W | | | | DA | ATA INDEX | | , | | |-------|-------------------------|------|----------------|---------------|-----------------|----------------|----------------------------------|----------------|----------------------|-----------| | [6:0] | NAME | MODE | 23/15/7 | 22/14/6 | 21/13/5 20/12/4 | | 19/11/3 | 18/10/2 | 17/9/1 | 16/8/0 | | | | | х | х | BMUX_<br>OPENP | BMUX_<br>OPENN | BMUX_CALP_SEL[1:0] | | BMUX_CALN_SEL[1:0] | | | 0x17 | CNFG_<br>BMUX | R/W | х | x | BMUX_CG | G_MODE[1:0] | BMUX_EN_<br>BIST | BMUX_RNOM[2:0] | | | | | | | х | ВІ | MUX_RMOD | [2:0] | х | х | BMUX_F | BIST[1:0] | | | | | BIOZ_RATE | Е | BIOZ_AHPF[ | 2:0] | EXT_RBIAS | LN_BIOZ | BIOZ_G | AIN[1:0] | | 0x18 | CNFG_ | R/W | BIOZ_DHI | PF[1:0] | BIOZ_I | DLPF[1:0] | | BIOZ_F0 | CGEN[3:0] | | | 0.10 | BIOZ R/W | | BIOZ_<br>CGMON | ВІ | OZ_CGMAG | [2:0] | | BIOZ_PI | HOFF[3:0] | | | | | | PACE_POL | х | х | х | DIFF_OFF | | PACE_GAIN[2:0] | ] | | 0x1A | CNFG_<br>PACE | R/W | х | AOUT_<br>LBW | AOL | JT[1:0] | x | x | x | x | | | | | | PACE_DA | ACP[3:0] | | | PACE_D | DACN[3:0] | | | | | | | WNDV | V[3:0] | | | RGA | IN[3:0] | | | 0x1D | CNFG_<br>RTOR1 | R/W | EN_RTOR | х | PAV | 'G[1:0] | | PTS | F[3:0] | | | | KIOKI | | Х | х | х | х | х | Х | х | х | | | | | Х | х | | | Н | OFF[5:0] | | | | 0x1E | 0x1E CNFG_ RTOR2 R | R/W | х | х | RAV | /G[1:0] | х | | RHSF[2:0] | | | | TOTAL | | х | х | х | х | х | Х | х | х | | 0x20 | ECG_FIFO_<br>BURST | R+ | ECG | FIFO Burst N | Mode Read E | Back | See FIFO Description for details | | | | | 0x21 | ECG_FIFO | R | ECG F | IFO Normal | Mode Read | Back | See FIFO Description for details | | | | | 0x22 | BIOZ_<br>FIFO_<br>BURST | R+ | BIOZ | FIFO Burst I | Mode Read E | Back | See FIFO Description for details | | | | | 0x23 | BIOZ_FIFO | R | BIOZ F | IFO Normal | Mode Read | Back | | See FIFO Desc | cription for details | | | 0x25 | RTOR | R | R-to-F | R Interval Re | gister Read E | Back | | See FIFO Desc | cription for details | | | 0x30 | PACE0_<br>BURST | R | PACE0 (Data | Sets 0 to 5) | Burst Mode | Read Back | | See PACE Desc | cription for details | 3 | | 0x31 | PACE0_A | R | PACE0 (Data 9 | Sets 0 and 1) | Normal Mod | le Read Back | | See PACE Desc | cription for details | 3 | | 0x32 | PACE0_B | R | PACE0 (Data S | Sets 2 and 3) | Normal Mod | le Read Back | See PACE Description for details | | | | | 0x33 | PACE0_C | R | PACE0 (Data S | Sets 4 and 5) | Normal Mod | le Read Back | See PACE Description for details | | | | | 0x34 | PACE1_<br>BURST | R | PACE1 (Data | Sets 0 to 5) | Burst Mode | Read Back | See PACE Description for details | | | | | 0x35 | PACE1_A | R | PACE1 (Data S | Sets 0 and 1) | Normal Mod | le Read Back | See PACE Description for details | | | | | 0x36 | PACE1_B | R | PACE1 (Data S | Sets 2 and 3) | Normal Mod | le Read Back | | See PACE Desc | cription for details | 3 | | 0x37 | PACE1_C | R | PACE1 (Data S | Sets 4 and 5) | Normal Mod | le Read Back | | See PACE Desc | cription for details | 3 | # **User Command and Register Map (continued)** | REG | NAME | R/W | | | | DA | TA INDEX | | | | |-------|-----------------|------|---------------|----------------|-------------|--------------|----------|--------------|----------------------|--------| | [6:0] | NAME | MODE | 23/15/7 | 22/14/6 | 21/13/5 | 20/12/4 | 19/11/3 | 18/10/2 | 17/9/1 | 16/8/0 | | 0x38 | PACE2_<br>BURST | R+ | PACE2 (Data | Sets 0 to 5) | Burst Mode | Read Back | | See PACE Des | cription for details | | | 0x39 | PACE2_A | R | PACE2 (Data S | Sets 0 and 1) | Normal Mod | le Read Back | | See PACE Des | cription for details | | | 0x3A | PACE2_B | R | PACE2 (Data S | Sets 2 and 3) | Normal Mod | le Read Back | | See PACE Des | cription for details | | | 0x3B | PACE2_C | R | PACE2 (Data S | Sets 4 and 5) | Normal Mod | le Read Back | | See PACE Des | cription for details | | | 0x3C | PACE3_<br>BURST | R+ | PACE3 (Data | Sets 0 to 5) | Burst Mode | Read Back | | See PACE Des | cription for details | | | 0x3D | PACE3_A | R | PACE3 (Data S | Sets 0 and 1) | Normal Mod | le Read Back | | See PACE Des | cription for details | | | 0x3E | PACE3_B | R | PACE3 (Data S | Sets 2 and 3) | Normal Mod | le Read Back | | See PACE Des | cription for details | | | 0x3F | PACE3_C | R | PACE3 (Data S | Sets 4 and 5) | Normal Mod | le Read Back | | See PACE Des | cription for details | | | 0x40 | PACE4_<br>BURST | R+ | PACE4 (Data | Sets 0 to 5) | Burst Mode | Read Back | | See PACE Des | cription for details | | | 0x41 | PACE4_A | R | PACE4 (Data S | Sets 0 and 1) | Normal Mod | le Read Back | | See PACE Des | cription for details | | | 0x42 | PACE4_B | R | PACE4 (Data S | Sets 2 and 3) | Normal Mod | le Read Back | | See PACE Des | cription for details | | | 0x43 | PACE4_C | R | PACE4 (Data S | Sets 4 and 5) | Normal Mod | le Read Back | | See PACE Des | cription for details | | | 0x44 | PACE5_<br>BURST | R+ | PACE5 (Data S | Sets 0 to 5) B | urst Mode R | ead Back | | See PACE Des | cription for details | | | 0x45 | PACE5_A | R | PACE5 (Data S | Sets 0 and 1) | Normal Mod | le Read Back | | See PACE Des | cription for details | | | 0x46 | PACE5_B | R | PACE5 (Data S | Sets 2 and 3) | Normal Mod | le Read Back | | See PACE Des | cription for details | | | 0x47 | PACE5_C | R | PACE5 (Data S | Sets 4 and 5) | Normal Mod | le Read Back | | See PACE Des | cription for details | | | 0x7F | NO-OP | R/W | x/x/x Note: R/W Mode R+ denotes burst mode. x = Don't Care ## **Register Description** #### NO\_OP (0x00 and 0x7F) Registers No Operation (NO\_OP) registers are read-write registers that have no internal effect on the device. If these registers are read back, DOUT remains zero for the entire SPI transaction. Any attempt to write to these registers is ignored without impact to internal operation. ## STATUS (0x01) Register STATUS is a read-only register that provides a comprehensive overview of the current status of the device. The first two bytes indicate the state of all interrupt bits (regardless of whether interrupts are enabled in registers EN\_INT (0x02) or EN\_INT2 (0x03)). All interrupt bits are active high. The last byte includes detailed status information for conditions associated with the other interrupt bits. ## Table 11. STATUS (0x01) Register Map | REG | NAME | R/W | 23/15/7 | 22/14/6 | 21/13/5 | 20/12/4 | 19/11/3 | 18/10/2 | 17/9/1 | 16/8/0 | |------|---------------|-----|---------|---------|---------|--------------|--------------|--------------|--------------|--------| | | 0x01 STATUS R | | EINT | EOVF | FSTINT | DCLOFF INT | BINT | BOVF | BOVER | BUNDR | | 0x01 | | R | BCGMON | PINT | POVF | PEDGE | LONINT | RRINT | SAMP | PLLINT | | 0.01 | | х | х | BCGMP | BCGMN | LDOFF_<br>PH | LDOFF_<br>PL | LDOFF_<br>NH | LDOFF_<br>NL | | ## Table 12. Status (0x01) Register Meaning | INDEX | NAME | MEANING | |-------|-----------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | D[23] | EINT | ECG FIFO Interrupt. Indicates that ECG records meeting/exceeding the ECG FIFO Interrupt Threshold (EFIT) are available for readback. Remains active until ECG FIFO is read back to the extent required to clear the EFIT condition. | | D[22] | EOVF | ECG FIFO Overflow. Indicates that the ECG FIFO has overflown and the data record has been corrupted. Remains active until a FIFO Reset (recommended) or SYNCH operation is issued. | | D[21] | FSTINT | ECG Fast Recovery Mode. Issued when the ECG Fast Recovery Mode is engaged (either manually or automatically). Status and Interrupt Clear behavior is defined by CLR_FAST, see MNGR_INT for details. | | D[20] | DCLOFFINT | DC Lead-Off Detection Interrupt. Indicates that the MAX30001 has determined it is in an ECG leads off condition (as selected in CNFG_GEN) for more than 90ms. Remains active as long as the leads-off condition persists, then held until cleared by STATUS read back (32nd SCLK). | | D[19] | BINT | BIOZ FIFO Interrupt. Indicates BIOZ records meeting/exceeding the BIOZ FIFO Interrupt Threshold (BFIT) are available for read back. Remains active until BIOZ FIFO is read back to the extent required to clear the BFIT condition. | | D[18] | BOVF | BIOZ FIFO Overflow. Indicates the BIOZ FIFO has overflowed and the data record has been corrupted. Remains active until a FIFO Reset (recommended) or SYNCH operation is issued. | | D[17] | BOVER | BIOZ Over Range. Indicates the BIOZ output magnitude has exceeded the BIOZ High Threshold (BLOFF_HI_IT) for at least 100ms, recommended for use in 2 and 4 electrode BIOZ Lead Off detection. Remains active as long as the condition persists, then held until cleared by STATUS read back (32nd SCLK). | | D[16] | BUNDR | BIOZ Under Range. Indicates the BIOZ output magnitude has been bounded by the BIOZ Low Threshold (BLOFF_LO_IT) for at least 1.7 seconds, recommended for use in 4 electrode BIOZ Lead Off detection. Remains active as long as the condition persists, then held until cleared by STATUS read back (32nd SCLK). | **Table 12. Status (0x01) Register Meaning (continued)** | INDEX | NAME | MEANING | |-------|----------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | D[15] | BCGMON | BIOZ Current Generator Monitor. Indicates the DRVP and/or DRVN current generator has been in a Lead Off condition for at least 128ms, recommended for use in 4 electrode BIOZ Lead Off detection. Remains active as long as the condition persists, then held until cleared by STATUS read back (32nd SCLK). | | D[14] | PINT | PACE FIFO Interrupt. Indicates PACE records are available for read back (should be used in conjunction with EINT). Remains active until all available PACE FIFO records have been read back. | | D[13] | POVF | PACE FIFO Overflow. Indicates the PACE FIFO has overflowed and the data record has been corrupted. Remains active until a FIFO Reset (recommended) or SYNCH operation is issued. | | D[12] | PEDGE | PACE Edge Detection Interrupt. Real time PACE edge indicator showing when the MAX30001 has determined a PACE edge occurred (note this is different than the PINT interrupt, which indicates when the detected edges are logged into the PACE FIFO). Clear behavior is defined by CLR_PEDGE[1:0], see the MNGR_INT (0x04) register for details. | | D[11] | LONINT | Ultra-Low Power (ULP) Leads-On Detection Interrupt. Indicates that the MAX30001 has determined it is in a leads-on condition (as selected in CNFG_GEN). LONINT is asserted whenever EN_ULP_LON[1:0] in register CNFG_GEN is set to either 01 or 10 to indicate that the ULP leads on detection mode has been enabled. The STATUS register has to be read back once after ULP leads on detection mode has been activated to clear LONINT and enable leads on detection. LONINT remains active while the leads-on condition persists, then held until cleared by STATUS read back (32nd SCLK). | | D[10] | RRINT | ECG R-to-R Detector R Event Interrupt. Issued when the R-to-R detector has identified a new R event. Clear behavior is defined by CLR_RRINT[1:0]; see MNGR_INT for details. | | D[9] | SAMP | Sample Synchronization Pulse. Issued on the ECG base-rate sampling instant, for use in assisting µC monitoring and synchronizing other peripheral operations and data, generally recommended for use as a dedicated interrupt. Frequency is selected by SAMP_IT[1:0], see MNGR_INT for details. Clear behavior is defined by CLR_SAMP, see MNGR_INT for details. | | D[8] | PLLINT | PLL Unlocked Interrupt. Indicates that the PLL has not yet achieved or has lost its phase lock. PLLINT will only be asserted when the PLL is powered up and active (ECG and/or BIOZ Channel enabled). Remains asserted while the PLL unlocked condition persists, then held until cleared by STATUS read back (32nd SCLK). | | D[5] | BCGMP | BIOZ Current Generator Monitor Positive Output. Indicates the DRVP current generator has been in a Lead Off condition for at least 128ms. This is not strictly an interrupt bit, but is a detailed status bit, covered by the BCGMON interrupt bit. | | D[4] | BCGMN | BIOZ Current Generator Monitor Negative Output. Indicates the DRVN current generator has been in a Lead Off condition for at least 128ms. This is not strictly an interrupt bit, but is a detailed status bit, covered by the BCGMON interrupt bit. | | D[3] | LDOFF_PH | DC Lead Off Detection Detailed Status. Indicates that the MAX30001 has determined (as selected by | | D[2] | LDOFF_PL | CNFG_GEN): ECGP is above the high threshold (V <sub>THH</sub> ), ECGP is below the low threshold (V <sub>THL</sub> ), ECGN is above | | D[1] | LDOFF_NH | the high threshold (VT <sub>HH</sub> ), ECGN is below the low threshold (V <sub>THL</sub> ), respectively. Remains active as long as the leads-off detection is active and the leads-off condition persists, then | | D[0] | LDOFF_NL | held until cleared by STATUS read back (32nd SCLK). LDOFF_PH to LDOFF_NL are detailed status bits that are asserted at the same time as DCLOFFINT. | #### EN\_INT (0x02) and EN\_INT2 (0x03) Registers EN\_INT and EN\_INT2 are read/write registers that govern the operation of the INTB output and INT2B output, respectively. The first two bytes indicate which interrupt input bits are included in the interrupt output OR term (ex. a one in an EN\_INT register indicates that the corresponding input bit is included in the INTB interrupt output OR term). See the STATUS register for detailed descriptions of the interrupt bits. The power-on reset state of all EN\_INT bits is 0 (ignored by INT). EN\_INT and EN\_INT2 can also be used to mask persistent interrupt conditions in order to perform other interrupt-driven operations until the persistent conditions are resolved. INTB\_TYPE[1:0] allows the user to select between a CMOS or an open-drain NMOS mode INTB output. If using open-drain mode, an option for an internal $125k\Omega$ pullup resistor is also offered. All INTB and INT2B types are active-low (INTB low indicates the device requires servicing by the $\mu$ C); however, the open-drain mode allows the INTB line to be shared with other devices in a wired-or configuration. In general, it is suggested that INT2B be used to support specialized/dedicated interrupts of use in specific applications, such as the self-clearing versions of SAMP or RRINT. Table 13. EN INT (0x02) and EN INT2 (0x03) Register Maps | REG | NAME | R/W | 23/15/7 | 22/14/6 | 21/13/5 | 20/12/4 | 19/11/3 | 18/10/2 | 17/9/1 | 16/8/0 | |--------------|-------------------|-----|---------------|-------------|---------------|------------------|---------------|--------------|--------------|---------------| | | | | EN_EINT | EN_<br>EOVF | EN_<br>FSTINT | EN_DCL<br>OFFINT | EN_BINT | EN_BOVF | EN_<br>BOVER | EN_<br>BUNDR | | 0x02<br>0x03 | EN_INT<br>EN_INT2 | R/W | EN_<br>BCGMON | EN_PINT | EN_POVF | EN_<br>PEDGE | EN_<br>LONINT | EN_<br>RRINT | EN_<br>SAMP | EN_<br>PLLINT | | | | | Х | х | х | х | х | Х | INTB_T` | YPE[1:0] | Table 14. EN\_INT (0x02 and 0x03) Register Meaning | INDEX | NAME | DEFAULT | FUNCTION | |---------|----------------------------------------------------------------------------------------------------------------------------------------------------|---------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | D[23:8] | EN_EINT EN_ EOVF EN_FSTINT EN_DCLOFFINT EN_BINT EN_BOVF EN_BOVER EN_BUNDR EN_BCGMON EN_PINT EN_POVF EN_PEDGE EN_LONINT EN_ RRINT EN_SAMP EN_PLLINT | 0x0000 | Interrupt Enables for interrupt bits in STATUS[23:8] 0 = Individual interrupt bit is not included in the interrupt OR term 1 = Individual interrupt bit is included in the interrupt OR term | | | | 11 | INTB Port Type (EN_INT Selections) 00 = Disabled (Three-state) 01 = CMOS Driver 10 = Open-Drain NMOS Driver 11 = Open-Drain NMOS Driver with Internal 125kΩ Pullup Resistance | | D[1:0] | INTB_TYPE[1:0] | 11 | INT2B Port Type (EN_INT2 Selections) 00 = Disabled (three-state) 01 = CMOS Driver 10 = Open-Drain nMOS Driver 11 = Open-Drain nMOS Driver with Internal 125kΩ Pullup Resistance | #### MNGR\_INT (0x04) MNGR\_INT is a read/write register that manages the operation of the configurable interrupt bits in response to ECG and BIOZ FIFO conditions (see the STATUS register and ECG and BIOZ FIFO descriptions for more details). Finally, this register contains the configuration bits supporting the sample synchronization pulse (SAMP) and RTOR heart rate detection interrupt (RRINT). ## Table 15. MNGR\_INT (0x04) Register Map | REG | NAME | R/W | 23/15/7 | 22/14/6 | 21/13/5 | 20/12/4 | 19/11/3 | 18/10/2 | 17/9/1 | 16/8/0 | |------|------------------|-----|--------------|-----------|-----------|---------------|--------------|---------|-----------|--------| | | | | | | EFIT[4:0] | | | | BFIT[2:0] | | | 0x04 | MNGR_<br>INT R/W | R/W | х | x x x x x | | | | х | х | х | | 0,04 | | х | CLR_<br>FAST | CLR_RF | RINT[1:0] | CLR_<br>PEDGE | CLR_<br>SAMP | SAMP_ | _IT[1:0] | | ## Table 16. MNGR\_INT (0x04) Register Functionality | INDEX | NAME | DEFAULT | FUNCTION | |----------|----------------|---------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | D[23:19] | EFIT[4:0] | 01111 | ECG FIFO Interrupt Threshold (issues EINT based on number of unread FIFO records) 00000 to 11111 = 1 to 32, respectively (i.e. EFIT[4:0]+1 unread records) | | D[18:16] | BFIT[2:0] | 011 | BIOZ FIFO Interrupt Threshold (issues BINT based on number of unread FIFO records) 000 to 111 = 1 to 8, respectively (i.e. BFIT[2:0]+1 unread records) | | D[6] | CLR_FAST | 0 | FAST MODE Interrupt Clear Behavior: 0 = FSTINT remains active until the FAST mode is disengaged (manually or automatically), then held until cleared by STATUS read back (32nd SCLK). 1 = FSTINT remains active until cleared by STATUS read back (32nd SCLK), even if the MAX30001 remains in FAST recovery mode. Once cleared, FSTINT will not be re-asserted until FAST mode is exited and re-entered, either manually or automatically. | | D[5:4] | CLR_RRINT[1:0] | 00 | RTOR R Detect Interrupt (RRINT) Clear Behavior: 00 = Clear RRINT on STATUS Register Read Back 01 = Clear RRINT on RTOR Register Read Back 10 = Self-Clear RRINT after one ECG data rate cycle, approximately 2ms to 8ms 11 = Reserved. Do not use. | | D[3] | CLR_PEDGE | 0 | PACE Edge Detect Interrupt (PEDGE) Clear Behavior 0 = Clear PEDGE on STATUS Register Read Back 1 = Self-Clear PEDGE after one PACE comparison cycle, roughly 16µs Note: Self-Clear mode is recommended for INT2B use only. | | D[2] | CLR_SAMP | 1 | Sample Synchronization Pulse (SAMP) Clear Behavior: 0 = Clear SAMP on STATUS Register Read Back (recommended for debug/evaluation only). 1 = Self-clear SAMP after approximately one-fourth of one data rate cycle. | | D[1:0] | SAMP_IT[1:0] | 00 | Sample Synchronization Pulse (SAMP) Frequency 00 = issued every sample instant 01 = issued every 2nd sample instant 10 = issued every 4th sample instant 11 = issued every 16th sample instant | #### MNGR\_DYN (0x05) MNGR\_DYN is a read/write register that manages the settings of any general/dynamic modes within the device. The ECG Fast Recovery modes and thresholds are managed here. This register also contains the interrupt thresholds for BIOZ AC Lead-Off Detection (see CNFG\_GEN for more details). Unlike many CNFG registers, changes to dynamic modes do not impact FIFO operations or require a SYNCH operation (though the affected circuits may require time to settle, resulting in invalid/corrupted FIFO output voltage information during the settling interval). Table 17. MNGR\_DYN (0x05) Register Map | REG | NAME | R/W | 23/15/7 | 22/14/6 | 21/13/5 | 20/12/4 | 19/11/3 | 18/10/2 | 17/9/1 | 16/8/0 | | |------|-------|-----|------------------|------------------|--------------|---------|---------|---------|--------|--------|--| | | MNOD | | FAS | Γ[1:0] | FAST_TH[5:0] | | | | | | | | 0x05 | MNGR_ | R/W | | BLOFF_HI_IT[7:0] | | | | | | | | | | DYN | | BLOFF_LO_IT[7:0] | | | | | | | | | ## Table 18. MNGR\_DYN (0x05) Register Functionality | INDEX | NAME | DEFAULT | FUNCTION | |----------|------------------|---------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | D[23:22] | FAST[1:0] | 00 | ECG Channel Fast Recovery Mode Selection (ECG High Pass Filter Bypass): 00 = Normal Mode (Fast Recovery Mode Disabled) 01 = Manual Fast Recovery Mode Enable (remains active until disabled) 10 = Automatic Fast Recovery Mode Enable (Fast Recovery automatically activated when/while ECG outputs are saturated, using FAST_TH). 11 = Reserved. Do not use. | | D[21:16] | FAST_TH[5:0] | 0x3F | Automatic Fast Recovery Threshold: If FAST[1:0] = 10 and the output of an ECG measurement exceeds the symmetric thresholds defined by 2048*FAST_TH for more than 125ms, the Fast Recovery mode will be automatically engaged and remain active for 500ms. For example, the default value (FAST_TH = 0x3F) corresponds to an ECG output upper threshold of 0x1F800, and an ECG output lower threshold of 0x20800. | | D[15:8] | BLOFF_HI_IT[7:0] | 0xFF | BIOZ AC Lead Off Over-Range Threshold If EN_BLOFF[1:0] = 1x and the ADC output of a BIOZ measurement exceeds the symmetric thresholds defined by ±2048*BLOFF_HI_IT for over 128ms, the BOVER interrupt bit will be asserted. For example, the default value (BLOFF_IT= 0xFF) corresponds to a BIOZ output upper threshold of 0x7F800 or about 99.6% of the full scale range, and a BIOZ output lower threshold of 0x80800 or about 0.4% of the full scale range with the LSB weight ≈ 0.4%. | | D[7:0] | BLOFF_LO_IT[7:0] | 0xFF | BIOZ AC Lead Off Under-Range Threshold If EN_BLOFF[1:0] = 1x and the output of a BIOZ measurement is bounded by the symmetric thresholds defined by ±32*BLOFF_LO_IT for over 128ms, the BUNDR interrupt bit will be asserted. | #### SW\_RST (0x08) SW\_RST (Software Reset) is a write-only register/command that resets the MAX30001 to its original default conditions at the end of the SPI SW\_RST transaction (i.e. the 32nd SCLK rising edge). Execution occurs only if DIN[23:0] = 0x0000000. The effect of a SW\_RST is identical to power-cycling the device. Table 19. SW\_RST (0x08) Register Map | REG | NAME | R/W | 23/15/7 | 22/14/6 | 21/13/5 | 20/12/4 | 19/11/3 | 18/10/2 | 17/9/1 | 16/8/0 | |------|--------|-----|---------|---------|---------|---------|----------|---------|--------|--------| | | | | | | | D[23:16 | ] = 0x00 | | | | | 0x08 | SW_RST | R/W | | | | D[15:8] | = 0x00 | | | | | | | | | | | D[7:0] | = 0x00 | | | | #### **SYNCH (0x09)** SYNCH (Synchronize) is a write-only register/command that begins new ECG/BIOZ operations and recording, beginning on the internal MSTR clock edge following the end of the SPI SYNCH transaction (i.e. the 32nd SCLK rising edge). Execution occurs only if DIN[23:0] = 0x0000000. In addition to resetting and synchronizing the operations of any active ECG, RtoR, BIOZ, and PACE circuitry, SYNCH will also reset and clear the FIFO memories and the DSP filters (to midscale), allowing the user to effectively set the "Time Zero" for the FIFO records. No configuration settings are impacted. For best results, users should wait until the PLL has achieved lock before synchronizing if the CNFG\_GEN settings have been altered. Once the device is initially powered up, it will need to be fully configured prior to launching recording operations. Likewise, anytime a change to CNFG\_GEN, CNFG\_ ECG, or CNFG\_BIOZ registers are made there may be discontinuities in the ECG and BIOZ records and possibly changes to the size of the time steps recorded in the FIFOs. The SYNCH command provides a means to restart operations cleanly following any such disturbances. During multi-channel operations, if a FIFO overflow event occurs and a portion of the record is lost, it is recommended to use the SYNCH command to recover and restart the recording (avoiding issues with missing data in one or more channel records). Note that the two channel records cannot be directly synchronized within the device, due to significant differences in group delays, depending on filter selections—alignment of the records will have to be done externally. Table 20. SYNCH (0x09) Register Map | REG | NAME | R/W | 23/15/7 | 22/14/6 | 21/13/5 | 20/12/4 | 19/11/3 | 18/10/2 | 17/9/1 | 16/8/0 | |------|-------|-----|---------|---------|---------|----------|----------|---------|--------|--------| | | | | | | | D[23:16] | ] = 0x00 | | | | | 0x09 | SYNCH | R/W | | | | D[15:8] | = 0x00 | | | | | | | | | | | D[7:0] | = 0x00 | | | | #### FIFO\_RST (0x0A) FIFO\_RST (FIFO Reset) is a write-only register/command that begins a new ECG and BIOZ recordings by resetting the FIFO memories and resuming the record with the next available ECG and BIOZ data. Execution occurs only if DIN[23:0] = 0x000000. Unlike the SYNCH command, the operations of any active ECG, R-to-R, BIOZ, and PACE circuitry are not impacted by FIFO\_RST, so no settling/recovery transients apply. FIFO\_RST can also be used to quickly recover from a FIFO overflow state (recommended for single ECG or BIOZ channel use, see above). Table 21. FIFO RST (0x0A) Register Map | REG | NAME | R/W | 23/15/7 | 22/14/6 | 21/13/5 | 20/12/4 | 19/11/3 | 18/10/2 | 17/9/1 | 16/8/0 | |------|----------|-----|----------------|---------|---------|---------|----------|---------|--------|--------| | | | | | | | D[23:16 | ] = 0x00 | | | | | 0x0A | FIFO_RST | R/W | D[15:8] = 0x00 | | | | | | | | | | | | | | | D[7:0] | = 0x00 | | | | #### INFO (0x0F) INFO is a read-only register that provides information about the MAX30001. The first nibble contains an alternating bit pattern to aide in interface verification. The second nibble contains the revision ID. The third nibble includes part ID information. Note: Due to internal initialization procedures, this command will not read-back valid data if it is the first command executed following either a power-cycle event, or a SW\_RST event. #### CNFG\_GEN (0x10) #### Table 22. INFO (0x0F) Register Map | REG | NAME | R/W | 23/15/7 | 22/14/6 | 21/13/5 | 20/12/4 | 19/11/3 | 18/10/2 | 17/9/1 | 16/8/0 | |------|------|------|---------|---------|---------|---------|-------------|---------|--------|--------| | | | FO R | 0 | 1 | 0 | 1 | REV_ID[3:0] | | | | | 0x0F | INFO | | х | х | 0 | 1 | х | х | х | х | | | | х | х | х | х | х | х | х | х | | ## Table 23. INFO (0x0F) Register Meaning | INDEX | NAME | MEANING | |----------|-------------|-------------| | D[19:16] | REV_ID[3:0] | Revision ID | CNFG\_GEN is a read/write register which governs general settings, most significantly the master clock rate for all internal timing operations. Anytime a change to CNFG\_GEN is made, there may be discontinuities in the ECG and BIOZ records and possibly changes to the size of the time steps recorded in the FIFOs. The SYNCH command can be used to restore internal synchronization resulting from configuration changes. Note when EN\_ECG and EN\_BIOZ are both logic-low, the device is in one of two ultra-low power modes (determined by EN\_ULP\_LON). ### Table 24. CNFG GEN (0x10) Register Map | REG | NAME | R/W | 23/15/7 | 22/14/6 | 21/13/5 | 20/12/4 | 19/11/3 | 18/10/2 | 17/9/1 | 16/8/0 | |------|---------------|---------------|----------|-----------------|---------|------------|-----------|---------|---------|--------| | | 01150 | | EN_ULP_ | EN_ULP_LON[1:0] | | FMSTR[1:0] | | EN_BIOZ | EN_PACE | х | | 0x10 | c10 CNFG_ R/W | EN_BLOFF[1:0] | | EN_DCLOFF[1:0] | | IPOL | IMAG[2:0] | | | | | | OLIV | | VTH[1:0] | | EN_RB | IAS[1:0] | RBIAS | SV[1:0] | RBIASP | RBIASN | #### Table 25. CNFG GEN (0x10) Register Functionality | INDEX | NAME | DEFAULT | FUNCTION | |----------|---------------------|---------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | D[23:22] | EN_ULP_LON<br>[1:0] | 00 | Ultra-Low Power Lead-On Detection Enable 00 = ULP Lead-On Detection disabled 01 = ECG ULP Lead-On Detection enabled 10 = Reserved. Do not use. 11 = Reserved. Do not use. ULP mode is only active when the ECG channel is powered down/disabled. | Table 25. CNFG\_GEN (0x10) Register Functionality (continued) | INDEX | NAME | DEFAULT | FUNCTION | |----------|---------------|---------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | D[21:20] | FMSTR[1:0] | 00 | Master Clock Frequency. Selects the Master Clock Frequency (FMSTR), and Timing Resolution ( $T_{RES}$ ), which also determines the ECG and CAL timing characteristics. These are generated from FCLK, which is always 32.768kHz. 00 = $F_{MSTR}$ = 32768Hz, $T_{RES}$ = 15.26 $\mu$ s (512Hz ECG progressions) 01 = $F_{MSTR}$ = 32000Hz, $T_{RES}$ = 15.63 $\mu$ s (500Hz ECG progressions) 10 = $F_{MSTR}$ = 32000Hz, $T_{RES}$ = 15.63 $\mu$ s (200Hz ECG progressions) 11 = $F_{MSTR}$ = 31968.78Hz, $T_{RES}$ = 15.64 $\mu$ s (199.8049Hz ECG progressions) | | D[19] | EN_ECG | 0 | ECG Channel Enable 0 = ECG Channel disabled 1 = ECG Channel enabled Note: The ECG channel must be enabled to allow R-to-R operation. | | D[18] | EN_BIOZ | 0 | BIOZ Channel Enable 0 = BIOZ Channel disabled 1 = BIOZ Channel enabled | | D[17] | EN_PACE | 0 | PACE Channel Enable 0 = PACE Channel disabled 1 = PACE Channel enabled if ECG channel also enabled (EN_ECG=1) | | D[15:14] | EN_BLOFF[1:0] | 00 | BIOZ Digital Lead Off Detection Enable 00 = Digital Lead Off Detection disabled 01 = Lead Off Under Range Detection, 4 electrode BIOZ applications 10 = Lead Off Over Range Detection, 2 and 4 electrode BIOZ applications 11 = Lead Off Over & Under Range Detection, 4 electrode BIOZ applications AC Method, requires active BIOZ Channel, enables BOVER & BUNDR interrupt behavior. Uses BIOZ excitation current set in CNFG_BIOZ with digital thresholds set in MNGR_DYN. | | D[13:12] | EN_DCLOFF | 00 | DC Lead-Off Detection Enable 00 = DC Lead-Off Detection disabled 01 = DCLOFF Detection applied to the ECGP/N pins 10 = Reserved. Do not use. 11 = Reserved. Do not use. DC Method, requires active selected channel, enables DCLOFF interrupt and status bit behavior. Uses current sources and comparator thresholds set below. | | D[11] | DCLOFF_IPOL | 0 | DC Lead-Off Current Polarity (if current sources are enabled/connected) 0 = ECGP - Pullup | | D[10:8] | IMAG[2:0] | 000 | DC Lead-Off Current Magnitude Selection 000 = 0nA (Disable and Disconnect Current Sources) 001 = 5nA 010 = 10nA 011 = 20nA 100 = 50nA 101 = 100nA 111 = Reserved. Do not use. 111 = Reserved. Do not use. | Table 25. CNFG\_GEN (0x10) Register Functionality (continued) | INDEX | NAME | DEFAULT | FUNCTION | |--------|---------------|---------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | D[7:6] | VTH[1:0] | 00 | DC Lead-Off Voltage Threshold Selection $00 = V_{MID} \pm 300 \text{mV}$ $01 = V_{MID} \pm 400 \text{mV}$ $10 = V_{MID} \pm 450 \text{mV}$ $11 = V_{MID} \pm 500 \text{mV}$ | | D[5:4] | EN_RBIAS[1:0] | 00 | Enable and Select Resistive Lead Bias Mode 00 = Resistive Bias disabled 01 = ECG Resistive Bias enabled if EN_ECG is also enabled 10 = BioZ Resistive Bias enabled if EN_BIOZ is also enabled 11 = Reserved. Do not use. If EN_ECG or EN_BIOZ is not asserted at the same time or prior to EN_RBIAS[1:0] being enabled, then EN_RBIAS[1:0] will remain set to 00. | | D[3:2] | RBIASV[1:0] | 01 | Resistive Bias Mode Value Selection $00 = R_{BIAS} = 50 M\Omega$ $01 = R_{BIAS} = 100 M\Omega$ $10 = R_{BIAS} = 200 M\Omega$ $11 = Reserved. Do not use.$ | | D[1] | RBIASP | 0 | Enables Resistive Bias on Positive Input $0 = ECGP/BIP$ is not resistively connected to $V_{MID}$ $1 = ECGP/BIN$ is connected to $V_{MID}$ through a resistor (selected by RBIASV). | | D[0] | RBIASN | 0 | Enables Resistive Bias on Negative Input $0 = ECGN$ is not resistively connected to $V_{MID}$ $1 = ECGN$ is connected to $V_{MID}$ through a resistor (selected by RBIASV). | <u>Table 26</u> shows the ECG and BIOZ data rates that can be realized with various setting of FMSTR, along with RATE configuration bits available in the CNFG\_ECG and CNFG\_BIOZ registers. Note FMSTR also determines the timing resolution of the PACE detection block (and the resulting record depth with respect to the ECG\_RATE selection) as well as the timing resolution of the CAL waveform generator. **Table 26. Master Frequency Summary Table** | FMSTR<br>[1:0] | MASTER<br>FREQUENCY<br>(f <sub>MSTR</sub> )<br>(Hz) | ECG<br>DATA RATE<br>(ECG_RATE)<br>(sps) | RTOR TIMING<br>RESOLUTION<br>(RTOR_RES)<br>(ms) | PACE TIMING<br>RESOLUTION<br>(PACE_RES)<br>(µs) | PACE FIFO<br>RECORD<br>DEPTH<br>(ECG_RATE) | CALIBRATION TIMING RESOLUTION (CAL_RES) (μs) | BIOZ DATA<br>RATES<br>(B_RATE)<br>(sps) | |----------------|-----------------------------------------------------|-----------------------------------------|-------------------------------------------------|-------------------------------------------------|--------------------------------------------|----------------------------------------------|-----------------------------------------| | 00 | 32,768 | 00 = 512<br>01 = 256<br>10 = 128 | 7.8125 | 15.26 | 00 = 128<br>01 = 256<br>1x = 512 | 30.52 | 0 = 64<br>1 = 32 | | 01 | 32,000 | 00 = 500<br>01 = 250<br>10 = 125 | 8.000 | 15.63 | 00 = 128<br>01 = 256<br>1x = 512 | 31.25 | 0 = 62.50<br>1 = 31.25 | | 10 | 32,000 | 10 = 200 | 8.000 | 15.63 | 320 | 31.25 | 0 = 50<br>1 = 25 | | 11 | 31,968 | 10 = 199.8049 | 8.008 | 15.64 | 320 | 31.28 | 0 = 49.95<br>1 = 24.98 | #### CNFG\_CAL (0x12) CNFG\_CAL is a read/write register that configures the operation, settings, and function of the Internal Calibration Voltage Sources (VCALP and VCALN). The output of the voltage sources can be routed to the ECG or BIOZ/PACE inputs through the channel input MUXes to facilitate end-to-end testing operations. Note if a VCAL source is applied to a connected device, it is recommended that the appropriate channel MUX switches be placed in the OPEN position. ## Table 27. CNFG\_CAL (0x12) Register Map | REG | NAME | R/W | 23/15/7 | 22/14/6 | 21/13/5 | 20/12/4 | 19/11/3 | 18/10/2 | 17/9/1 | 16/8/0 | |------|--------------|-----|------------|---------|-----------|---------|---------|---------|-------------|--------| | | 01.50 | | х | EN_VCAL | VMODE | VMAG | х | Х | х | х | | 0x12 | CNFG_<br>CAL | R/W | Х | | FCAL[2:0] | | FIFTY | | THIGH[10:8] | | | | OAL | | THIGH[7:0] | | | | | | | | ## Table 28. CNFG\_CAL (0x12) Register Functionality | INDEX | NAME | DEFAULT | FUNCTION | |----------|-------------|---------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | D[22] | EN_VCAL | 0 | Calibration Source (VCALP and VCALN) Enable 0 = Calibration sources and modes disabled 1 = Calibration sources and modes enabled | | D[21] | VMODE | 0 | Calibration Source Mode Selection 0 = Unipolar, sources swing between V <sub>MID</sub> ± V <sub>MAG</sub> and V <sub>MID</sub> 1 = Bipolar, sources swing between V <sub>MID</sub> + V <sub>MAG</sub> and V <sub>MID</sub> - V <sub>MAG</sub> | | D[20] | VMAG | 0 | Calibration Source Magnitude Selection (V <sub>MAG</sub> ) 0 = 0.25mV 1 = 0.50mV | | D[14:12] | FCAL[2:0] | 100 | Calibration Source Frequency Selection (FCAL) $000 = F_{MSTR}/128 \qquad (256, 250, \text{ or } 249.75\text{Hz}) \\ 001 = F_{MSTR}/512 \qquad (64, 62.5, \text{ or } 62.4375\text{Hz}) \\ 010 = F_{MSTR}/2048 \qquad (16, 15.625, \text{ or } 15.609375\text{Hz}) \\ 011 = F_{MSTR}/8192 \qquad (4, 3.90625, \text{ or } 3.902344\text{Hz}) \\ 100 = F_{MSTR}/2^{15} \qquad (1, 0.976563, \text{ or } 0.975586\text{Hz}) \\ 101 = F_{MSTR}/2^{17} \qquad (0.25, 0.24414, \text{ or } 0.243896\text{Hz}) \\ 110 = F_{MSTR}/2^{19} \qquad (0.0625, 0.061035\text{Hz}, \text{ or } 0.060974\text{Hz}) \\ 111 = F_{MSTR}/2^{21} \qquad (0.015625, 0.015259, \text{ or } 0.015244\text{Hz}) \\ Actual frequencies are determined by FMSTR selection (see CNFG_GEN for details), frequencies in parenthesis are based on 32,768, 32,000, or 31,968Hz clocks (FMSTR[1:0] = 00). TCAL = 1/FCAL.$ | | D[11] | FIFTY | 1 | Calibration Source Duty Cycle Mode Selection 0 = Use CAL_THIGH to select time high for VCALP and VCALN 1 = THIGH = 50% (CAL_THIGH[10:0] are ignored) | | D[10:0] | THIGH[10:0] | 0x000 | Calibration Source Time High Selection If FIFTY = 1, t <sub>HIGH</sub> = 50% (and THIGH[10:0] are ignored), otherwise THIGH = THIGH[10:0] x CAL_RES CAL_RES is determined by FMSTR selection (see CNFG_GEN for details); for example, if FMSTR[1:0] = 00, CAL_RES = 30.52µs. | Figure 16. Calibration Voltage Source Options #### CNFG\_EMUX (0x14) CNFG\_EMUX is a read/write register which configures the operation, settings, and functionality of the Input Multiplexer associated with the ECG channel. ## Table 29. CNFG\_EMUX (0x14) Register Map | REG | NAME | R/W | 23/15/7 | 22/14/6 | 21/13/5 | 20/12/4 | 19/11/3 | 18/10/2 | 17/9/1 | 16/8/0 | |------|------------------------|-----|---------|---------|---------------|---------------|----------|------------|----------|-----------| | 0.44 | 0x14 CNFG_<br>EMUX R/W | | ECG_POL | x | ECG_<br>OPENP | ECG_<br>OPENN | ECG_CALI | P_SEL[1:0] | ECG_CALN | _SEL[1:0] | | 0x14 | | R/W | Х | Х | х | х | х | х | х | х | | | | | x | Х | х | х | х | х | х | х | ## Table 30. CNFG\_EMUX (0x14) Register Functionality | INDEX | NAME | DEFAULT | FUNCTION | |----------|-----------------------|---------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | D[23] | ECG_POL | 0 | ECG Input Polarity Selection 0 = Non-inverted 1 = Inverted | | D[21] | ECG_OPENP | 1 | Open the ECGP Input Switch (most often used for testing and calibration) 0 = ECGP is internally connected to the ECG AFE Channel 1 = ECGP is internally isolated from the ECG AFE Channel | | D[20] | ECG_OPENN | 1 | Open the ECGN Input Switch (most often used for testing and calibration) 0 = ECGN is internally connected to the ECG AFE Channel 1 = ECGN is internally isolated from the ECG AFE Channel | | D[19:18] | ECG_CALP_<br>SEL[1:0] | 00 | ECGP Calibration Selection 00 = No calibration signal applied 01 = Input is connected to V <sub>MID</sub> 10 = Input is connected to VCALP (only available if CAL_EN_VCAL = 1) 11 = Input is connected to VCALN (only available if CAL_EN_VCAL = 1) | | D[17:16] | ECG_CALN_<br>SEL[1:0] | 00 | ECGN Calibration Selection 00 = No calibration signal applied 01 = Input is connected to V <sub>MID</sub> 10 = Input is connected to VCALP (only available if CAL_EN_VCAL = 1) 11 = Input is connected to VCALN (only available if CAL_EN_VCAL = 1) | ### CNFG\_ECG (0x15) CNFG\_ECG is a read/write register which configures the operation, settings, and functionality of the ECG channel. Anytime a change to CNFG\_ECG is made, there may be discontinuities in the ECG record and possibly changes to the size of the time steps recorded in the ECG FIFO. The SYNCH command can be used to restore internal synchronization resulting from configuration changes. ## Table 31. CNFG\_ECG (0x15) Register Map | REG | NAME | R/W | 23/15/7 | 22/14/6 | 21/13/5 | 20/12/4 | 19/11/3 | 18/10/2 | 17/9/1 | 16/8/0 | |------|------|------------------|---------|-----------|---------|----------|---------|---------|--------|----------| | | | CNFG_<br>ECG R/W | ECG_F | RATE[1:0] | х | х | х | х | ECG_GA | AIN[1:0] | | 0x15 | | | х | ECG_DHPF | ECG_DI | LPF[1:0] | х | х | Х | х | | | ECG | | Х | х | х | х | х | х | Х | х | ## Table 32. CNFG\_ECG (0x15) Register Functionality | INDEX | NAME | DEFAULT | FUNCTION | |----------|-------------------|---------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | | | ECG Data Rate (also dependent on FMSTR selection, see CNFG_GEN Table 33): | | D[23:22] | ECG_RATE[1:0] | 10 | FMSTR = 00: $f_{MSTR}$ = 32768Hz, $t_{RES}$ = 15.26µs (512Hz ECG progressions) 00 = 512sps 01 = 256sps 10 = 128sps 11 = Reserved. Do not use. FMSTR = 01: $f_{MSTR}$ = 32000Hz, $t_{RES}$ = 15.63µs (500Hz ECG progressions) 00 = 500sps 01 = 250sps 10 = 125sps 11 = Reserved. Do not use. | | | 22] ECG_RATE[1:0] | | FMSTR = 10: f <sub>MSTR</sub> = 32000Hz, t <sub>RES</sub> = 15.63µs (200Hz ECG progressions)<br>00 = Reserved. Do not use.<br>01 = Reserved. Do not use.<br>10 = 200sps<br>11 = Reserved. Do not use. | | | | | FMSTR = 11: $f_{MSTR}$ = 31968Hz, $t_{RES}$ = 15.64 $\mu$ s (199.8Hz ECG progressions) 00 = Reserved. Do not use. 01 = Reserved. Do not use. 10 = 199.8sps 11 = Reserved. Do not use. | Table 32. CNFG\_ECG (0x15) Register Functionality (continued) | INDEX | NAME | DEFAULT | FUNCTION | |----------|---------------|---------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | D[17:16] | ECG_GAIN[1:0] | 00 | ECG Channel Gain Setting 00 = 20V/V 01 = 40V/V 10 = 80V/V 11 = 160V/V | | D[14] | ECG_DHPF | 1 | ECG Channel Digital High-Pass Filter Cutoff Frequency 0 = Bypass (DC) 1 = 0.50Hz | | D[13:12] | ECG_DLPF[1:0] | 01 | ECG Channel Digital Low-Pass Filter Cutoff Frequency 00 = Bypass (Decimation only, no FIR filter applied) 01 = approximately 40Hz 10 = approximately 100Hz (Available for 512, 256, 500, and 250sps ECG Rate selections only) 11 = approximately 150Hz (Available for 512 and 500sps ECG Rate selections only) Note: See Table 33. If an unsupported DLPF setting is specified, the 40Hz setting (ECG_DLPF[1:0] = 01) will be used internally; the CNFG_ECG register will continue to hold the value as written, but return the effective internal value when read back. | Table 33. Supported ECG\_RATE and ECG\_DLPF Options | CNFG_GEN<br>FMSTR[1:0] | ECG_RATE[1:0] | ECG_DLPF[1:0]/DIGITAL LPF CUTOFF | | | | | | | |------------------------|----------------------|----------------------------------|---------|---------|---------|--|--|--| | | SAMPLE RATE<br>(sps) | 00 | 01 (Hz) | 10 (Hz) | 11 (Hz) | | | | | | 00 = 512 | Bypass | 40.96 | 102.4 | 153.6 | | | | | 00 = 32,768Hz | 01 = 256 | Bypass | 40.96 | 102.4 | 40.96 | | | | | | 10 = 128 | Bypass | 40.96 | 40.96 | 40.96 | | | | | | 00 = 500 | Bypass | 40.00 | 100.0 | 150.0 | | | | | 01 = 32,000Hz | 01 = 250 | Bypass | 40.00 | 100.0 | 40.00 | | | | | | 10 = 125 | Bypass | 40.00 | 40.00 | 40.00 | | | | | 10 = 32,000Hz | 10 = 200 | Bypass | 40.00 | 40.00 | 40.00 | | | | | 11 = 31,968Hz | 10 = 199.8 | Bypass | 39.96 | 39.96 | 39.96 | | | | Note: Combinations shown in grey are unsupported and will be internally mapped to the default settings shown. ### CNFG\_BMUX(0x17) CNFG\_BMUX is a read/write register which configures the operation, settings, and functionality of the input multiplexer associated with the BIOZ channel. Table 34. CNFG\_BMUX (0x17) Register Map | REG | NAME | R/W | 23/15/7 | 22/14/6 | 21/13/5 | 20/12/4 | 19/11/3 | 18/10/2 | 17/9/1 | 16/8/0 | |------|-----------------|-----|---------|----------------|------------|----------------|------------------|------------|------------|------------| | | | | x | x | BMUX_OPENP | BMUX_<br>OPENN | BMUX_CAL | P_SEL[1:0] | BMUX_CAL | N_SEL[1:0] | | 0x17 | CNFG_BMUX R/W X | | х | x | BMUX_CG_MC | DDE[1:0] | BMUX_<br>EN_BIST | ВМ | MUX_RNOM[2 | :0] | | | | | | BMUX_RMOD[2:0] | ] | Х | Х | BMUX_F | BIST[1:0] | | ## Table 35. CNFG\_BMUX (0x17) Register Functionality | INDEX | NAME | DEFAULT | FUNCTION | |----------|------------------------|---------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | D[21] | BMUX_<br>OPENP | 1 | Open the BIP Input Switch (most often used for testing and calibration) 0 = BIP is internally connected to the BIOZ channel 1 = BIP is internally isolated from the BIOZ channel | | D[20] | BMUX_<br>OPENN | 1 | Open the BIN Input Switch (most often used for testing and calibration) 0 = BIN is internally connected to the BIOZ channel 1 = BIN is internally isolated from the BIOZ channel | | D[19:18] | BMUX_CALP_<br>SEL[1:0] | 00 | BIP Calibration Selection (VCAL application to BIP/N inputs intended for use in PACE testing only.) 00 = No calibration signal applied 01 = Input is connected to VMID 10 = Input is connected to VCALP (only available if CAL_EN_VCAL=1) 11 = Input is connected to VCALN (only available if CAL_EN_VCAL=1) | | D[17:16] | BMUX_CALN_<br>SEL[1:0] | 00 | BIN Calibration Selection (VCAL application to BIP/N inputs intended for use in PACE testing only.) 00 = No calibration signal applied 01 = Input is connected to VMID 10 = Input is connected to VCALP (only available if CAL_EN_VCAL=1) 11 = Input is connected to VCALN (only available if CAL_EN_VCAL=1) | | D[13:12] | BMUX_CG_<br>MODE[1:0] | 00 | BIOZ Current Generator Mode Selection 00 = Unchopped Sources with Low Pass Filter (higher noise, excellent 50/60Hz rejection, recommended for ECG, BioZ applications) 01 = Chopped Sources without Low Pass Filter (low noise, no 50/60Hz rejection, recommended for BioZ applications with digital LPF, possibly battery powered ECG, BioZ applications) 10 = Chopped Sources with Low Pass Filter (low noise, excellent 50/60Hz rejection) 11 = Chopped Sources with Resistive CM Setting (Not recommended to be used for drive currents >32µA) (low noise, excellent 50/60Hz rejection, lower input impedance) | Table 35. CNFG\_BMUX (0x17) Register Functionality (continued) | INDEX | NAME | DEFAULT | FUNCTION | |---------|---------------------|---------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | D[11] | BMUX_EN_<br>BIST | 0 | BIOZ Modulated Resistance Built-In-Self-Test (RMOD BIST) Mode Enable 0 = RMOD BIST Disabled 1 = RMOD BIST Enabled Note: Available only when CNFG_CAL EN_VCAL= 0 To avoid body interference, the BIP/N switches should be open in this mode. When enabled, the DRVP/N isolation switches are opened and the DRVP/N-to-BIP/N internal switches are engaged. Also, the lead bias resistors are applied to the BIOZ inputs in 200MΩ mode. | | D[10:8] | BMUX_<br>RNOM[2:0] | 000 | BIOZ RMOD BIST Nominal Resistance Selection See RMOD BIST Settings Table for details. | | D[6:4] | BMUX_<br>RMOD[2:0] | 100 | BIOZ RMOD BIST Modulated Resistance Selection (See RMOD BIST Settings Table for details.) 000 = Modulated Resistance Value 0 001 = Modulated Resistance Value 1 010 = Modulated Resistance Value 2 011 = Reserved, Do Not Use 1xx = All SWMOD Switches Open - No Modulation (DC value = RNOM) | | D[1:0] | BMUX_<br>FBIST[1:0] | 00 | BIOZ RMOD BIST Frequency Selection Calibration Source Frequency Selection (FCAL) $00 = f_{MSTR}/2^{13} \qquad \text{(Approximately} \qquad 4 \text{ Hz}) \\ 01 = f_{MSTR}/2^{15} \qquad \text{(Approximately} \qquad 1 \text{ Hz}) \\ 10 = f_{MSTR}/2^{17} \qquad \text{(Approximately} \qquad 1/4 \text{ Hz}) \\ 11 = f_{MSTR}/2^{19} \qquad \text{(Approximately} \qquad 1/16 \text{ Hz}) \\ \text{Actual frequencies are determined by FMSTR selection (see CNFG_GEN for details),} \\ \text{approximate frequencies are based on a 32,768 Hz clock (FMSTR[1:0]=00). All selections use 50% duty cycle.}$ | ## Table 36. CNFG\_BMUX (0x17) RMOD BIST Settings | BMUX_RNOM[2:0] | BMUX_RMOD[2:0] | NOMINAL RESISTANCE<br>(Ω) | MODULATED RESISTANCE (mΩ) | |----------------|--------------------------|---------------------------|-----------------------------------------| | 000 | 000<br>001<br>010<br>1xx | 5000 | 2960.7<br>980.6<br>247.5<br>Unmodulated | | 001 | 000<br>001<br>010<br>1xx | 2500 | 740.4<br>245.2<br>61.9<br>Unmodulated | | 010 | 000<br>001<br>010<br>1xx | 1667 | 329.1<br>109.0<br>27.5<br>Unmodulated | Table 36. CNFG\_BMUX (0x17) RMOD BIST Settings (continued) | BMUX_RNOM[2:0] AND SWNOM SWITCHES ENGAGED | BMUX_RMOD[2:0] | NOMINAL RESISTANCE (Ω) | MODULATED RESISTANCE (mΩ) | |-------------------------------------------|-------------------|------------------------|------------------------------| | 011 | 000<br>001<br>1xx | 1250 | 185.1<br>61.3<br>Unmodulated | | 100 | 000<br>001<br>1xx | 1000 | 118.5<br>39.2<br>Unmodulated | | 101 | 000<br>001<br>1xx | 833 | 82.3<br>27.2<br>Unmodulated | | 110 | 000<br>001<br>1xx | 714 | 60.5<br>20.0<br>Unmodulated | | 111 | 000<br>001<br>1xx | 625 | 46.3<br>15.3<br>Unmodulated | ## CNFG\_BIOZ(0x18) CNFG\_BIOZ is a read/write register which configures the operation, settings, and function of the BIOZ channel, including the associated modulated current generator. Anytime a change to CNFG\_BIOZ is made, there may be discontinuities in the BIOZ record and possibly changes to the size of the time steps recorded in the BIOZ FIFO. The SYNCH command can be used to restore internal synchronization resulting from configuration changes. Table 37. CNFG\_BIOZ (0x18) Register Map | REG | NAME | R/W | 23/15/7 | 22/14/6 | 21/13/5 | 20/12/4 | 19/11/3 | 18/10/2 | 17/9/1 | 16/8/0 | |------|------|-------------------|----------------|----------|-----------------|---------|-----------------|---------|----------|----------| | | | CNFG_<br>BIOZ R/W | BIOZ_<br>RATE | | BIOZ_AHPF[2:0] | | | LN_BIOZ | BIOZ_G | AIN[1:0] | | 0x18 | _ | | BIOZ_DF | HPF[1:0] | BIOZ_DLI | PF[1:0] | | BIOZ_FC | GEN[3:0] | | | | BIOZ | | BIOZ_<br>CGMON | E | BIOZ_CGMAG[2:0] | | BIOZ_PHOFF[3:0] | | | | Table 38. CNFG\_BIOZ (0x18) Register Functionality | INDEX | NAME | DEFAULT | FUNCTION | |----------|--------------------|---------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | | | BIOZ Data Rate (also dependent on FMSTR selection, see CNFG_GEN): | | | | | FMSTR = 00: f <sub>MSTR</sub> = 32,768Hz (512Hz ECG/BIOZ progressions)<br>0 = 64sps<br>1 = 32sps | | D[23] | BIOZ_RATE | 0 | FMSTR = 01: f <sub>MSTR</sub> = 32,000Hz (500Hz ECG/BIOZ progressions)<br>0 = 62.50sps<br>1 = 31.25sps | | | | | FMSTR = 10: f <sub>MSTR</sub> = 32,000 Hz (200Hz ECG/BIOZ progressions)<br>0 = 50sps<br>1 = 25sps | | | | | FMSTR = 11: f <sub>MSTR</sub> = 31,968 Hz (199.8Hz ECG/BIOZ progressions)<br>0 = 49.95sps<br>1 = 24.98sps | | D[22:20] | BIOZ_<br>AHPF[2:0] | 010 | BIOZ/PACE Channel Analog High-Pass Filter Cutoff Frequency and Bypass 000 = 125Hz 001 = 300Hz 010 = 800Hz 011 = 2000Hz 100 = 3700Hz 101 = 7200Hz 11x = Bypass AHPF | | D[19] | EXT_RBIAS | 0 | External Resistor Bias Enable 0 = Internal Bias Generator used 1 = External Bias Generator used Note: Use of the external resistor bias will improve the temperature coefficient of all biases within the product, but the main benefit is improved control of BIOZ current generator magnitude. If enabled, the user must include the required external resistor between RBIAS and GND, and the temperature coefficent achieved will be determined by the combined performance of the internal bandgap and the external resistor. | | D[18] | LN_BIOZ | 0 | BIOZ Channel Instrumentation Amplifier (INA) Power Mode 0 = BIOZ INA is in low power mode 1 = BIOZ INA is in low noise mode | | D[17:16] | BIOZ_<br>GAIN[1:0] | 00 | BIOZ Channel Gain Setting 00 = 10V/V 01 = 20V/V 10 = 40V/V 11 = 80V/V | | D[15:14] | BIOZ_<br>DHPF[1:0] | 00 | BIOZ Channel Digital High-Pass Filter Cutoff Frequency 00 = Bypass (DC) 01 = 0.05Hz 1x = 0.50Hz | Table 38. CNFG\_BIOZ (0x18) Register Functionality (continued) | INDEX | NAME | DEFAULT | FUNCTION | |----------|---------------------|---------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | D[13:12] | BIOZ_<br>DLPF[1:0] | 01 | BIOZ Channel Digital Low-Pass Filter Cutoff Frequency 00 = Bypass (Decimation only, no FIR filter) 01 = 4Hz 10 = 8Hz 11 = 16Hz (Available for 64, 62.5, 50, and 49.95sps BIOZ Rate selections only) Note: See Table 39 below. If an unsupported DLPF setting is specified, the 4Hz setting (BIOZ_DLPF[1:0] = 01) will be used internally; the CNFG_BIOZ register will continue to hold the value as written, but return the effective internal value when read back. | | D[11:8] | BIOZ_<br>FCGEN[3:0] | 1000 | BIOZ Current Generator Modulation Frequency $0000 = 4*f_{MSTR}$ (approximately 128000Hz) $1000 = f_{MSTR}/64$ (approximately 500Hz) $0001 \approx 2*f_{MSTR}$ (approximately 80000Hz) $1001 = f_{MSTR}/128$ (approximately 250Hz) $0010 \approx f_{MSTR}$ (approximately 40000Hz) $101x = f_{MSTR}/256$ (approximately 125Hz) $0011 \approx f_{MSTR}/2$ (approximately 18000Hz) $11xx = f_{MSTR}/256$ (approximately 125Hz) $0100 = f_{MSTR}/4$ (approximately 8000Hz) $0101 = f_{MSTR}/8$ (approximately 4000Hz) $0111 = f_{MSTR}/8$ (approximately 2000Hz) $0111 = f_{MSTR}/32$ (approximately 1000Hz) Actual frequencies determined by FMSTR selection, see CNFG_GEN register and table below for details. Frequencies expected between approximately $1000000000000000000000000000000000000$ | | D[7] | BIOZ_<br>CGMON | 0 | BIOZ Current Generator Monitor 0 = Current Generator Monitors disabled 1 = Current Generator Monitors enabled, requires active BIOZ channel and Current Generators. Enables BCGMON interrupt and status bit behavior. Monitors current source compliance levels, useful in detecting DRVP/DRVN lead off conditions with 4 electrode BIOZ applications. | | D[6:4] | BIOZ_<br>CGMAG[2:0] | 000 | BIOZ Current Generator Magnitude $000 = Off (DRVP \text{ and } DRVN \text{ floating, } Current \text{ Generators } Off)$ $001 = 8\mu\text{A}$ $010 = 16\mu\text{A}$ $011 = 32\mu\text{A}$ $100 = 48\mu\text{A}$ $101 = 64\mu\text{A}$ $111 = 96\mu\text{A}$ $111 = 96\mu\text{A}$ See Table 40 and 41 below for a list of allowed BIOZ_CGMAG settings vs. FCGEN selections. | | D[3:0] | BIOZ_<br>PHOFF[3:0] | 0000 | BIOZ Current Generator Modulation Phase Offset Phase Resolution and Offset depends on BIOZ_FCGEN setting: BIOZ_FCGEN[3:0] ≥ 0010: Phase Offset = BIOZ_PHOFF[3:0]*11.25° (0 to 168.75°) BIOZ_FCGEN[3:0] = 0001: Phase Offset = BIOZ_PHOFF[3:1]*22.50° (0 to 157.50°) BIOZ_FCGEN[3:0] = 0000: Phase Offset = BIOZ_PHOFF[3:2]*45.00° (0 to 135.00°) | Table 39. Supported BIOZ\_RATE and BIOZ\_DLPF Options | CNFG_GEN | BIOZ_RATE | | BIOZ_DLPF[1:0] / Digital LPF Cut Off | | | | | | | | | | |----------------|--------------|--------|--------------------------------------|----------|----------|--|--|--|--|--|--|--| | FMSTR[1:0] | Sample Rate | 00 | 01 | 10 | 11 | | | | | | | | | 00 = 22.769 | 0 = 64sps | Pyroco | 4.096Hz | 8.192Hz | 16.384Hz | | | | | | | | | 00 = 32,768Hz | 1 = 32sps | Bypass | 4.09002 | 0.19202 | 4.096Hz | | | | | | | | | 01 = 32.000Hz | 0 = 62.5sps | Dynasa | 4.0Hz | 8.0Hz | 16.0Hz | | | | | | | | | 01 = 32,000HZ | 1 = 31.25sps | Bypass | 4.002 | 8.UHZ | 4.0Hz | | | | | | | | | 10 - 22 00011- | 0 = 50sps | Dynasa | 4.0Hz | 8.0Hz | 16.0Hz | | | | | | | | | 10 = 32,000Hz | 1 = 25sps | Bypass | 4.002 | 8.UHZ | 4.0Hz | | | | | | | | | 44 - 24 06011- | 0 = 49.95sps | | | 15.984Hz | | | | | | | | | | 11 = 31,968Hz | 1 = 25.98sps | Bypass | 3.996Hz | 7.992Hz | 3.996Hz | | | | | | | | Note: Combinations shown in grey are unsupported and will be internally mapped to the default settings shown. Table 40. Actual BIOZ Current Generator Modulator Frequencies vs. FMSTR[1:0] Selection | | | BIOZ Current Generator M | Modulation Frequency (Ha | z) | |-----------------|-------------------------------------------------|-------------------------------------------------|-------------------------------------------------|-------------------------------------------------| | BIOZ_FCGEN[3:0] | FMSTR[1:0] = 00<br>f <sub>MSTR</sub> = 32,768Hz | FMSTR[1:0] = 01<br>f <sub>MSTR</sub> = 32,000Hz | FMSTR[1:0] = 10<br>f <sub>MSTR</sub> = 32,000Hz | FMSTR[1:0] = 11<br>f <sub>MSTR</sub> = 31,968Hz | | 0000 | 131,072 | 128,000 | 128,000 | 127,872 | | 0001 | 81,920 | 80,000 | 80,000 | 81,920 | | 0010 | 40,960 | 40,000 | 40,000 | 40,960 | | 0011 | 18,204 | 17,780 | 17,780 | 18,204 | | 0100 | 8,192 | 8,000 | 8,000 | 7,992 | | 0101 | 4,096 | 4,000 | 4,000 | 3,996 | | 0110 | 2,048 | 2,000 | 2,000 | 1,998 | | 0111 | 1,024 | 1,000 | 1,000 | 999 | | 1000 | 512 | 500 | 500 | 500 | | 1001 | 256 | 250 | 250 | 250 | | 101x, 11xx | 128 | 125 | 125 | 125 | Note: Shaded selections are intentionally offset to improve ECG/PACE system crosstalk. Table 41. Allowed CGMAG Option vs. FCGEN Selections | FCGEN[3:0] | APPROXIMATE CURRENT<br>GENERATOR<br>MODULATION FREQUENCY (Hz) | CGMAG[2:0]<br>OPTIONS ALLOWED | CURRENT GENERATOR MAGNITUDE OPTIONS ALLOWED (μΑ <sub>PP</sub> ) | | | | | | |------------|------------------------------------------------------------------|-------------------------------|-----------------------------------------------------------------|--|--|--|--|--| | 0000 | 12,8000 | | | | | | | | | 0001 | 12,8000<br>80,000<br>40,000<br>18,000<br>8,000<br>4,000<br>2,000 | All | All | | | | | | | 0010 | 40,000 | All | All | | | | | | | 0011 | 18,000 | | | | | | | | | 0100 | 8,000 | All except 111 | All except 96 | | | | | | | 0101 | 4,000 | 000, 001, 010, 011 | Off, 8, 16, 32 | | | | | | | 0110 | 2,000 | 000, 001, 010 | Off, 8, 16 | | | | | | | 0111 | 1,000 | | | | | | | | | 1000 | 500 | 000 001 | O# 0 | | | | | | | 1001 | 250 | 000, 001 | Off, 8 | | | | | | | 101x, 11xx | 125 | | | | | | | | #### CNFG\_PACE (0x1A) Register CNFG\_PACE is a read/write register which configures the operation, settings, and function of the PACE detection channel. Portions of the PACE AFE are shared with the BIOZ channel so anytime a change to CNFG\_BIOZ or CNFG\_PACE is made, there may be discontinuities in the combined ECG/PACE FIFO output. The SYNCH command can be used to restore internal synchronization resulting from configuration changes. Note if enabling the PACE function, the Analog High-Pass Filter in the shared BIOZ/PACE AFE must be set to the desired value via BIOZ\_AHPF[1:0] in the CNFG\_BIOZ register, even if the BIOZ function is disabled (EN\_BIOZ = 0 in CNFG\_GEN register. Table 42. CNFG\_PACE (0x1A) Register Map | REG | NAME | R/W | 23/15/7 | 22/14/6 | 21/13/5 | 20/12/4 | 19/11/3 | 18/10/2 | 17/9/1 | 16/8/0 | | | |------|------|-------|--------------|-------------|------------------|----------------|----------|----------------|--------|--------|--|--| | 2.44 | CNFG | D 444 | PACE_<br>POL | x | х | х | DIFF_OFF | PACE_GAIN[2:0] | | | | | | 0x1A | PACE | R/W | х | AOUT_LBW | AOU <sup>-</sup> | Γ[1:0] | Х | х | х | х | | | | | | | | PACE_DACP[3 | :0] | PACE_DACN[3:0] | | | | | | | Table 43. CNFG\_PACE (0x1A) Register Functionality | INDEX | NAME | DEFAULT | | FUNCTION | | |----------|--------------------|---------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | D[23] | PACE_POL | 0 | PACE Input Polarity Selection 0 = Non-Inverted 1 = Inverted | | | | D[19] | DIFF_OFF | 0 | PACE Differentiator (Derivative) N<br>0 = Enable Differentiator function<br>1 = Disable Differentiator function | (default) | ction | | D[18:16] | PACE_<br>GAIN[2:0] | 000 | PACE Channel Gain Selection Normal Mode (AOUT = 00) 000 = 45*4*3 = 540 001 = 45*2*3 = 270 010 = 20*4*3 = 240 011 = 20*2*3 = 120 100 = 5*4*3 = 60 101 = 5*2*3 = 30 110 = 2.2*4*3 = 26.4 111 = 2.2*2*3 = 13.2 | INA OUT Mode (AOUT = 01) 45*1.125 = 50.625 45*1.125 = 50.625 20*1.125 = 22.500 20*1.125 = 22.500 5*1.125 = 5.625 5*1.125 = 5.625 5*1.125 = 5.625 5*1.125 = 5.625 | PGA OUT Mode (AOUT = 10) 45*4*1.125 = 202.50 45*2*1.125 = 101.25 20*4*1.125 = 90.00 20*2*1.125 = 45.00 5*4*1.125 = 22.50 5*2*1.125 = 11.25 5*4*1.125 = 22.50 5*2*1.125 = 11.25 | | D[14] | AOUT_LBW | 0 | PACE Analog Output Buffer Band<br>0 = Maximum BW (approximatel<br>1 = Limited BW (approximately 1<br>This selection is only relevant wh | y 100kHz)<br>6kHz) | AOUT≠00. | | D[13:12] | AOUT[1:0] | 00 | PACE Single Ended Analog Outp<br>00 = Analog Output Buffer Disabl<br>01 = PACE INA Output<br>10 = PACE PGA Output<br>11 = PACE Input to Comparators | ed | election | | D[7:4] | PACE_<br>DACP[3:0] | 0101 | PACE Detector Positive Compara<br>VDACP = PACE_DACP[3:0]*22.5 | | | | D[3:0] | PACE_<br>DACN[3:0] | 0101 | PACE Detector Negative Compar<br>VDACN = -PACE_DACN[3:0]*22 | | | ## CNFG\_RTOR1 and CNFG\_RTOR2 (0x1D and 0x1E) CNFG\_RTOR is a two-part read/write register that configures the operation, settings, and function of the R-to-R heart rate detection block. The first register contains algorithmic voltage gain and threshold parameters, the second contains algorithmic timing parameters. Table 44. CNFG\_RTOR1 and CNFG\_RTOR2 (0x1D and 0x1E) Register Maps | REG | NAME | R/W | 23/15/7 | 22/14/6 | 21/13/5 | 20/12/4 | 19/11/3 | 18/10/2 | 17/9/1 | 16/8/0 | | | | |------|---------------------|-----|-------------|---------|---------|-----------|------------|-----------|--------|--------|--|--|--| | | | R/W | | WNDW[3 | 3:0] | | RGAIN[3:0] | | | | | | | | 0x1D | 0x1D CNFG_<br>RTOR1 | | EN_<br>RTOR | x | PAVO | G[1:0] | PTSF[3:0] | | | | | | | | | | | Х | x | х | х | х | х | х | х | | | | | | 01150 | | Х | х | | HOFF[5:0] | | | | | | | | | 0x1E | CNFG_<br>RTOR2 | | Х | Х | RAV | G[1:0] | х | RHSF[2:0] | | | | | | | | TTOTAL | | Х | x | х | х | х | х | х | х | | | | ## Table 45. CNFG\_RTOR1 (0x1D) Register Functionality | INDEX | NAME | DEFAULT | FUNCTION | |----------|------------|---------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | CNFG_RT | OR1 (0x1D) | | | | D[23:20] | WNDW[3:0] | 0011 | This is the width of the averaging window, which adjusts the algorithm sensitivity to the width of the QRS complex. R-to-R Window Averaging (Window Width = WNDW[3:0]*8ms) 0000 = 6 x RTOR_RES 0001 = 8 x RTOR_RES 0010 = 10 x RTOR_RES 0011 = 12 x RTOR_RES 0011 = 12 x RTOR_RES 0100 = 14 x RTOR_RES 0110 = 18 x RTOR_RES 0110 = 18 x RTOR_RES 0111 = 20 x RTOR_RES 1000 = 22 x RTOR_RES 1001 = 24 x RTOR_RES 1001 = 24 x RTOR_RES 1011 = 28 x RTOR_RES 1011 = 28 x RTOR_RES 1101 = Reserved. Do not use. 1110 = Reserved. Do not use. 1111 = Reserved. Do not use. The value of RTOR_RES is approximately 8ms, see Table 26. | | D[19:16] | RGAIN[3:0] | 1111 | R-to-R Gain (where Gain = 2^RGAIN[3:0], plus an auto-scale option). This is used to maximize the dynamic range of the algorithm. 0000 = 1 | ## Table 45. CNFG\_RTOR1 (0x1D) Register Functionality (continued) | INDEX | NAME | DEFAULT | FUNCTION | |----------|-----------|---------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | D[15] | EN_RTOR | 0 | ECG R-to-R Detection Enable 0 = R-to-R Detection disabled 1 = R-to-R Detection enabled if EN_ECG is also enabled. | | D[13:12] | PAVG[1:0] | 10 | R-to-R Peak Averaging Weight Factor This is the weighting factor for the current R-to-R peak observation vs. past peak observations when determining peak thresholds. Lower numbers weight current peaks more heavily. 00 = 2 01 = 4 10 = 8 (default) 11 = 16 Peak_Average(n) = [Peak(n) + (PAVG-1) x Peak_Average(n-1)] / PAVG. | | D[11:8] | PTSF[3:0] | 0011 | R-to-R Peak Threshold Scaling Factor This is the fraction of the Peak Average value used in the Threshold computation. Values of 1/16 to 16/16 are selected by (PTSF[3:0]+1)/16, default is 4/16. | ## Table 46. CNFG\_RTOR2 (0x1E) Register Functionality | CNFG_RT | OR2 (0x1E) | | | |-----------|------------|---------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | D [21:16] | HOFF[5:0] | 10_0000 | R-to-R Minimum Hold Off This sets the absolute minimum interval used for the static portion of the Hold Off criteria. Values of 0 to 63 are supported, default is 32 $t_{HOLD\_OFF\_MIN} = HOFF[5:0] * t_{RTOR}, \text{ where } t_{RTOR} \text{ is approximately 8ms, as determined by FMSTR[1:0] in the CNFG\_GEN register.} $ $(\text{representing approximately } \frac{1}{4} \text{ second}).$ $\text{The R-to-R Hold Off qualification interval is}$ $t_{Hold\_Off} = \text{MAX}(t_{Hold\_Off\_Min}, t_{Hold\_Off\_Dyn}) \text{ (see below)}.$ | | D[13:12] | RAVG[1:0] | 10 | R-to-R Interval Averaging Weight Factor This is the weighting factor for the current R-to-R interval observation vs. the past interval observations when determining dynamic holdoff criteria. Lower numbers weight current intervals more heavily. 00 = 2 01 = 4 10 = 8 (default) 11 = 16 Interval_Average(n) = [Interval(n) + (RAVG-1) x Interval_Average(n-1)] / RAVG. | | D[10:8] | RHSF[2:0] | 100 | R-to-R Interval Hold Off Scaling Factor This is the fraction of the R-to-R average interval used for the dynamic portion of the holdoff criteria (t <sub>HOLD_OFFDYN</sub> ). Values of 0/8 to 7/8 are selected by RTOR_RHSF[3:0]/8, default is 4/8. If 000 (0/8) is selected, then no dynamic factor is used and the holdoff criteria is determined by HOFF[5:0] only (see above). | #### **FIFO Memory Description** The device provides read only FIFO memory for ECG, BIOZ, and PACE information. A single memory register is also supported for heart rate detection output data (R-to-R). The operation of these FIFO memories and registers is detailed in the following sections. <u>Table 47</u> summarizes the method of access and data structure within the FIFO memory. #### ECG FIFO Memory (32 Words x 24 Bits) The ECG FIFO memory is a standard circular FIFO consisting of 32 words, each with 24 bits of information. The ECG FIFO is independently managed by internal read and write pointers. The read pointer is updated in response to the 32nd SCLK rising edge in a normal mode read back transaction and on the $(32 + n \times 24)$ th SCLK rising edge(s) in a burst mode transaction where n = 0 to up to 31. Once a FIFO sample is marked as read, it cannot be accessed again. The write pointer is governed internally. To aide data management and reduce $\mu C$ overhead, the device provides a user-programmable ECG FIFO Interrupt Threshold (EFIT[4:0]) governing the ECG interrupt bit (EINT). This threshold can be programmed with values from 1 to 32, representing the number of unread ECG FIFO entries required before the EINT bit will be asserted, alerting the $\mu C$ that there is a significant amount of data in the ECG FIFO ready for read back (see MNGR\_INT (0x04) for details). Do not read beyond the last valid FIFO word to prevent possible data corruption. If the write pointer ever traverses the entire FIFO array and catches up to the read pointer (due to failure of the $\mu$ C to read/maintain FIFO data), a FIFO overflow will occur and data will be corrupted. The EOVF STATUS and tag bits will indicate this condition and the FIFO should be cleared before continuing measurements using either a SYNCH or FIFO\_RST command—note overflow events will result in the loss of samples and thus timing information, so these conditions should not occur in well-designed applications. Table 47. FIFO Memory Access and Data Structure Summary | DEC | FIFO<br>AND | | DATA STRUCTURE (D[23:0]) | | | | | | | | | | | | | | | | | | | | | | | |------|---------------|----|----------------------------------------|----|----|------|--------|---------|-------|--------|--------|--------|---------|--------------|----|--------------|---------------|---|---------------|---|---|---|---|--------------|---| | REG | MODE | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | 0x20 | ECG<br>Burst | | ECG Sample Voltage Data [17:0] | | | | | | | | | | | | | ETA(<br>[2:0 | - | | PTAG<br>[2:0] | | | | | | | | 0x21 | ECG | | ECG Sample Voltage Data [17:0] ETA [2: | | | | | | | | | | | ETA(<br>[2:0 | - | | PTAG<br>[2:0] | | | | | | | | | | | | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | 0x22 | BIOZ<br>Burst | | | | | | | BIOZ | Z San | nple V | oltage | e Data | a [19:0 | 0] | | | | | | | | 0 | | TAC<br>[2:0] | _ | | 0x23 | BIOZ | | | | | | | BIOZ | Z San | nple V | oltage | e Data | a [19:0 | 0] | | | | | | | | 0 | | TAC<br>[2:0] | _ | | | | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | 0x25 | RTOR | | | | | RTOF | R Inte | rval Ti | ming | Data | [13:0] | | | | | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | #### **ECG FIFO Data Structure** The data portion of the word contains the 18-bit ECG voltage information measured at the requested sample rate in left justified two's complement format. The remaining six bits of data hold important data tagging information (see details in Table 48 and Table 49). #### **ECG Data Tags (ETAG)** Three bits in the sample record are used as an ECG data tag (ETAG[2:0] = D[5:3]). This section outlines the meaning of the various data tags used in the ECG FIFO and recommended handling within the continuous ECG record. **VALID:** ETAG = 000 indicates that ECG data for this sample represents both a valid voltage and time step in the ECG record. **FAST:** ETAG = 001 indicates that ECG data for this sample was taken in the FAST settling mode and that the voltage information in the sample should be treated as transient and invalid. Note that while the voltage data is invalid, samples of this type do represent valid time steps in the ECG record. **VALID EOF:** ETAG = 010 indicates that ECG data for this sample represents both a valid voltage and time step in the ECG record, and that this is the last sample currently available in the ECG FIFO (End-of-File, EOF). The $\mu$ C should wait until further samples are available before requesting more data from the ECG FIFO. **FAST EOF:** ETAG = 011 indicates that ECG data for this sample was taken in the FAST settling mode and that the voltage information in the sample should be treated as transient and invalid. Note that while the voltage data is invalid, samples of this type do represent valid time steps Table 48. ECG FIFO - ECG Data Tags (ETAG[2:0] = D[5:3]) | ETAG<br>[2:0] | MEANING | DETAILED DESCRIPTION | RECOMMENDED USER ACTION | DATA<br>VALID | TIME<br>VALID | |---------------|--------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------|---------------| | 000 | Valid<br>Sample | This is a valid FIFO sample. | Log sample into ECG record and increment the time step. Continue to gather data from the ECG FIFO. | Yes | Yes | | 001 | Fast Mode<br>Sample | This sample was taken while the ECG channel was in a FAST recovery mode. The voltage information is not valid, but the sample represents a valid time step. | Discard, note, or post-process this voltage sample, but increment the time base. Continue to gather data from the ECG FIFO. | No | Yes | | 010 | Last Valid<br>Sample<br>(EOF) | This is a valid FIFO sample, but this is the last sample currently available in the FIFO (End of File indicator). | Log sample into ECG record and increment the time step. Suspend read back operations on the ECG FIFO until more samples are available. | Yes | Yes | | 011 | Last Fast<br>Mode<br>Sample<br>(EOF) | See above (ETAG=001), but in addition, this is the last sample currently available in the FIFO (End of File indicator). | Discard, note, or post-process this voltage sample, but increment the time base. Suspend read back operations on the ECG FIFO until more samples are available. | No | Yes | | 10x | Unused | | | | | | 110 | FIFO<br>Empty<br>(Exception) | This is an invalid sample provided in response to an SPI request to read an empty FIFO. | Discard this sample, without incrementing the time base. Suspend read back operations on this FIFO until more samples are available. | No | No | | 111 | FIFO<br>Overflow<br>(Exception) | The FIFO has been allowed to overflow – the data is corrupted. | Issue a FIFO_RST command to clear the FIFOs or re-SYNCH if necessary. Note the corresponding halt and resumption in ECG/BIOZ time/voltage records. | No | No | in the ECG record. In addition, this is the last sample currently available in the ECG FIFO (End-of-File, EOF). The $\mu$ C should wait until further samples are available before requesting more data from the ECG FIFO. **EMPTY:** ETAG = 110 is appended to any requested read back data from an empty ECG FIFO. The presence of this tag alerts the user that this FIFO data does not represent a valid sample or time step. Note that if handled properly by the $\mu$ C, an occurrence of an empty tag will not compromise the integrity of a continuous ECG record – this tag only indicates that the read back request was either premature or unnecessary. **OVERFLOW:** ETAG = 111 indicates that the ECG FIFO has overflowed and that there are interruptions or missing data in the sample records. The ECG Overflow (EOVF) bit is also included in the STATUS register. A FIFO\_RESET is required to resolve this situation, effectively clearing the FIFO so that valid sampling going forward is assured. Depending on the application, it may also be necessary to resynchronize the MAX30001 internal channel operations to move forward with valid recordings, the SYNCH command can perform this function while also resetting the FIFO memories. #### **ECG PACE Data Tag (PTAG)** The PACE FIFO data content is closely linked to ECG FIFO content. If an ECG FIFO samples has related PACE information, this is indicated by a three bit PACE tag (PTAG[2:0] = D[2:0]) appended to and read back at the end of the ECG FIFO sample. A PACE tag (PTAG) value between 000 and 101 (inclusive) indicates that a PACE event was detected during the sample interval associated with and following the tagged ECG sample. In these cases, PTAG stores a pointer to the appropriate location within the PACE FIFO where the relevant PACE information is stored (see PACE FIFO Memory for more details). A PTAG value of 111 indicates no PACE events were associated with the ECG Sample. Table 49. ECG FIFO - PACE Data Tags (PTAG[2:0] = D[2:0]) | PTAG [2:0] | DETAILED DESCRIPTION | PACE GROUP | RECOMMENDED USER ACTION | |------------|----------------------|------------|----------------------------------------------------------------------------------------------| | 000 | PACE event detected | 0 | Associate PACE Group 0 data with this ECG data sample. Follow ETAG recommended user actions. | | 001 | PACE event detected | 1 | Associate PACE Group 1 data with this ECG data sample. Follow ETAG recommended user actions. | | 010 | PACE event detected | 2 | Associate PACE Group 2 data with this ECG data sample. Follow ETAG recommended user actions. | | 011 | PACE event detected | 3 | Associate PACE Group 3 data with this ECG data sample. Follow ETAG recommended user actions. | | 100 | PACE event detected | 4 | Associate PACE Group 4 data with this ECG data sample. Follow ETAG recommended user actions. | | 101 | PACE event detected | 5 | Associate PACE Group 5 data with this ECG data sample. Follow ETAG recommended user actions. | | 110 | Unused | - | - | | 111 | No PACE detected | - | Associate PACE Group 0 with this ECG data sample. Follow ETAG recommended user actions. | ### **BIOZ FIFO Memory (8 Words x 24 Bits)** The BIOZ FIFO memory is a standard circular FIFO consisting of 8 words, each with 24 bits of information. The BIOZ FIFO is independently managed by internal read and write pointers. The read pointer is updated in response to the 32nd SCLK rising edge in a normal mode read back transaction and on the $(32 + n \times 24)$ th SCLK rising edge(s) in a burst mode transaction where n = 0 to up to 31. Once a FIFO sample is marked as read, it cannot be accessed again. The write pointer is governed internally. To aide data management and reduce $\mu C$ overhead, the device provides a user-programmable BIOZ FIFO Interrupt Threshold (BFIT[2:0]) governing the BIOZ Interrupt bit (BINT). This threshold can be programmed with values from 1 to 8, representing the number of unread BIOZ FIFO entries required before the BINT bit will be asserted, alerting the $\mu C$ that there is a significant amount of data in the BIOZ FIFO ready for read back (see MNGR\_INT (0x04) for details). If the write pointer ever traverses the entire FIFO array and catches up to the read pointer (due to failure of the $\mu$ C to read/maintain FIFO data), a FIFO overflow will occur and data will be corrupted. The BOVF STATUS and tag bits will indicate this condition and the FIFO should be cleared before continuing measurements using either a SYNCH or FIFO\_RST command—note overflow events will result in the loss of samples and thus timing information, so these conditions should not occur in well-designed applications. Do not read beyond the last valid FIFO word to prevent possible data corruption. #### **BIOZ FIFO Data Structure** The data portion of the word contains the 20-bit BIOZ voltage information measured at the requested sample rate in left justified two's complement format. One bit is set to 0 and the remaining three bits of data hold important data tagging information (see details in Table 50). Table 50. BIOZ FIFO BIOZ Data Tags (BTAG[2:0] = D[2:0]) | BTAG [2:0] | DESCRIPTION | RECOMMENDED USER ACTION | DATA<br>VALID | TIME<br>VALID | |------------|---------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------|---------------| | 000 | Valid Sample | Log sample into BIOZ record and increment the time step. Continue to read data from the BIOZ FIFO. | Yes | Yes | | 001 | Over/Under Range Sample | Log sample into BIOZ record and increment the time step. Determine if the data is valid or a lead off condition. Continue to read data from the BIOZ FIFO. | ? | Yes | | 010 | Last Valid Sample<br>(EOF) | Log sample into BIOZ record and increment the time step. Suspend read of the BIOZ FIFO until more samples are available. | Yes | Yes | | 011 | Last Over/Under Range<br>Sample (EOF) | Log sample into BIOZ record and increment the time step. Determine if the data is valid or a lead off condition. Suspend read of the BIOZ FIFO until more samples are available. | ? | Yes | | 10x | Unused | - | - | - | | 110 | FIFO Empty<br>(exception) | Discard this sample without incrementing the time base. Suspend read of the BIOZ FIFO until more samples are available. | No | No | | 111 | FIFO Overflow<br>(exception) | Discard this sample without incrementing the time base. Issue a FIFO_RST command to clear the FIFOs or re-SYNCH if necessary. Note the corresponding halt and resumption in all the FIFOs. | No | No | #### **BIOZ Data Tags (BTAG)** The final three bits in the sample are used as a data tag (BTAG[2:0] = D[2:0]) to assist in managing data transfers. The BTAG structure used is detailed below. **VALID:** BTAG = 000 indicates that BIOZ data for this sample represents both a valid voltage and time step in the BIOZ record. **OVER or UNDER RANGE:** BTAG = 001 indicates that BIOZ data for this sample violated selected range thresholds (see MNGR\_DYN and CNFG\_GEN) and that the voltage information in the sample should be evaluated to see if it is valid or indicative of a leads-off condition. Note that while the voltage data may be invalid, samples of this type do represent valid time steps in the BIOZ record. **VALID EOF:** BTAG = 010 indicates that BIOZ data for this sample represents both a valid voltage and time step in the BIOZ record, and that this is the last sample currently available in the BIOZ FIFO (End-of-File, EOF). The $\mu$ C should wait until further samples are available before requesting more data from the BIOZ FIFO. **OVER or UNDER RANGE EOF:** BTAG = 011 indicates that BIOZ data for this sample violated selected range thresholds (see MNGR\_DYN and CNFG\_GEN) and that the voltage information in the sample should be evaluated to see if it is valid or indicates a leads-off condition. Note that while the voltage data may be invalid, samples of this type do represent valid time steps in the BIOZ record. This is also the last sample currently available in the BIOZ FIFO (End-of-File, EOF). The $\mu$ C should wait until further samples are available before requesting more data from the BIOZ FIFO. **EMPTY:** BTAG = 110 is appended to any requested read back data from an empty BIOZ FIFO. The presence of this tag alerts the user that this FIFO data does not represent a valid sample or time step. Note that if handled properly by the $\mu$ C, an occurrence of an empty tag will not compromise the integrity of a continuous BIOZ record — this tag only indicates that the read back request was either premature or unnecessary. **OVERFLOW:** BTAG = 111 indicates that the BIOZ FIFO has overflowed and that there are interruptions or missing data in the sample records. The BIOZ Overflow (BOVF) bit is also included in the STATUS register. A FIFO\_RESET is required to resolve this situation, effectively clearing the FIFO so that valid sampling going forward is assured. Depending on the application, it may also be necessary to resynchronize the MAX30001 internal channel operations to move forward with valid recordings, the SYNCH command can perform this function while also resetting the FIFO memories. # R-to-R Interval Memory Register (1 Word x 24 Bits) The R-to-R Interval (RTOR) memory register is a single read-only register consisting of 14 bits of timing interval information, left justified (and 10 unused bits, set to zero). The RTOR register stores the time interval between the last two R events, as identified by the R-to-R detection circuitry, which operates on the ECG output data. Each LSB in the RTOR register is approximately equal to 8ms (CNFG\_GEN for exact figures). The resulting 14-bit storage interval can thus be approximately 130 seconds in length, again depending on device settings. Each time the R-to-R detector identifies a new R event, the RTOR register is updated, and the RRINT interrupt bit is asserted (see STATUS register for details). Users wishing to log heart rate based on RTOR register data should set CLR\_RRINT equals 01 in the MNGR\_INT register. This will clear the RRINT interrupt bit after the RTOR register has been read back, preparing the device for identification of the next R-to-R interval. Users wishing to log heart rate based on the time elapsed between RRINT assertions using the $\mu$ C to keep track of the time base (and ignoring the RTOR register data) have two choices for interrupt management. If CLR\_RRINT equals 00 in the MNGR\_INT register, the RRINT interrupt bit will clear after each STATUS register read back, preparing the device for identification of the next R-to-R interval. If CLR\_RRINT equals 10 in the MNGR\_INT register, the RRINT interrupt bit will self-clear after each one full ECG data cycle has passed, preparing the device for identification of the next R-to-R interval (this mode is recommended only if using the INT2B as a dedicated heart rate indicator). If CLR\_RRINT = 0x (interrupt mode) and the R-to-R detector reaches an overflow state after several minutes without detection of an R event, it will assert the RRINT term with a RTOR register value = 0x3FFF, indicating the overflow condition. This interrupt creates a time stamp, allowing the $\mu$ C to keep track of the time interval between detected R events, even if the signal is lost for a prolonged amount of time. This is important if the RTOR register data is the sole source to keep track of the time base. In the event of an overflow, the RTOR register will be reset after being read back, allowing the $\mu$ C to track multiple subsequent overflow conditions. RRINT is reset independently of the RTOR register by an appropriate read back operation as specified by the setting of CLR\_RRINT. If CLR\_RRINT = 1x (indicator mode) and the R-to-R detector reaches an overflow state after several minutes without detection of an R event, the counter will simply roll over, and the lack of the RRINT activity on the dedicated INT2B line will inform the $\mu$ C that no R-to-R activity was detected. Generating an interrupt to keep track of the absolute time is not required in this case, as this mode will be used in a system where the $\mu$ C is used to keep track of the time base. # PACE0 to PACE5 (0x30 to 0x47) Register Groups The PACE0 to PACE5 register groups are six read only memories used to store pace edge information detected by the pacemaker detection circuitry. Each pace register group stores data for up to six pace edges detected between two consecutive ECG data samples stored in the ECG\_FIFO register and are associated with the leading ECG data sample. The PTAG[2:0] bits for the associated ECG data sample indicate if one or more pace edges were detected and which pace group it was written to. Each pace register group is organized into three subgroup registers denoted by an A, B, or C suffix that are divided into two segments each holding pace edge data for a total of 6 pace edges per group and a grand total of 36 pace edges in 18 registers. Table 51. PACE0 to PACE5 (0x30 to 0x47) Register Map | REG | NAME | R/W | 23 2 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------|-------------|-----|------------------------------|-------------|----|------|-------|----------------------|------|------|------------|---------------------------------------------------------|------------|----------------------------------|--------|--------------------------------------|-------|------------------|--------------|------|-------|---------|--------------|---------|---------|--------------|---------| | 0x30 | PACE0_BURST | R | | | E | Burs | t rea | d of F | ACI | E0_/ | A, P/ | ACE | 0_B & PACE | E0_C reg | iste | rs (8 | 80-bi | t fra | ame | : 8- | bit c | om | man | ıd + | + 3*: | 24-bit data) | | | 0x31 | PACE0_A | R | PACE0_0DATA[9:0] P | | | | | | | | | | P0_0RFB | P0_0L | ST | PACE0_1DATA[9:0] | | | | | | | | P0_1RFB | P0_1LST | | | | 0x32 | PACE0_B | R | | | P | ACE | 0_2 | DATA | 9:0] | | | | P0_2RFB | P0_2L | ST | | | PACE0_3DATA[9:0] | | | | | P0_3RFB | P0_3LST | | | | | 0x33 | PACE0_C | R | | | P | ACE | 0_4 | DATA | 9:0] | | | | P0_4RFB | P0_4L | ST | | | PAC | CEO | _51 | DATA | 4[9: | :0] | | | P0_5RFB | P0_5LST | | 0x34 | PACE1_BURST | R | | | Е | Burs | t rea | d of F | ACI | E1_/ | A, PA | ACE | 1_B & PACE | E1_C reg | jistei | rs (8 | 80-bi | t fra | ame | : 8- | bit c | om | man | ıd + | + 3*: | 24-bit data) | | | 0x35 | PACE1_A | R | | | P | 4CE | 1_0[ | DATA | 9:0] | | | | P1_0RFB | P1_0L | ST | | | PAC | CE1 | _1[ | DATA | 4[9: | :0] | | | P1_1RFB | P1_1LST | | 0x36 | PACE1_B | R | | | P | ACE | 1_2[ | DATA | 9:0] | | | | P1_2RFB | P1_2L | ST | | | PAC | CE1 | _31 | DATA | 4[9: | :0] | | | P1_3RFB | P1_3LST | | 0x37 | PACE1_C | R | | | P | 4CE | 1_4[ | DATA | 9:0] | | | | P1_4RFB | P1_4L | ST | | | PAC | CE1 | _51 | DATA | 4[9: | :0] | | | P1_5RFB | P1_5LST | | 0x38 | PACE2_BURST | R | | | E | Burs | t rea | d of F | ACI | E2_/ | A, PA | ACE | 2_B & PACE | 2_C reg | jistei | rs (8 | 80-bi | t fra | ame | : 8- | bit c | om | man | ıd + | + 3*: | 24-bit data) | | | 0x39 | PACE2_A | R | | | P | 4CE | 2_0 | DATA | 9:0] | | | | P2_0RFB | P2_0L | ST | | | PAC | CE2 | _1[ | DATA | 4[9: | :0] | | | P2_1RFB | P2_1LST | | 0x3A | PACE2_B | R | | | P | 4CE | 2_2 | DATA | 9:0] | | | | P2_2RFB | P2_2L | ST | PACE2_3DATA[9:0] | | | | | | | P2_3RFB | P2_3LST | | | | | 0x3B | PACE2_C | R | | | P | 4CE | 2_4[ | DATA | 9:0] | | | | P2_4RFB | P2_4L | ST | | | PAC | CE2 | _51 | DATA | 4[9: | :0] | | | P2_5RFB | P2_5LST | | 0x3C | PACE3_BURST | R | | | E | Burs | t rea | ad of PACE3_A, PACE3 | | | | ACE | 3_B & PACE | E3_C reg | jistei | rs (8 | 80-bi | t fra | ame | : 8- | bit c | om | man | ıd + | + 3*: | 24-bit data) | | | 0x3D | PACE3_A | R | | | P | 4CE | 3_0 | DATA | 9:0] | | | | P3_0RFB | P3_0L | ST | PACE3_1DATA[9:0] | | | | | | | P3_1RFB | P3_1LST | | | | | 0x3E | PACE3_B | R | | | P | 4CE | 3_2 | DATA | 9:0] | | | | P3_2RFB | P3_2L | ST | | | PAC | CE3 | _31 | DATA | 4[9: | :0] | | | P3_3RFB | P3_3LST | | 0x3F | PACE3_C | R | | | P | ACE | 3_4[ | DATA | 9:0] | | | | P3_4RFB | P3_4RFB P3_4LST PACE3_5DATA[9:0] | | | | | | | | | P3_5RFB | P3_5LST | | | | | 0x40 | PACE4_BURST | R | | | E | Burs | t rea | d of F | ACI | E4_/ | A, PA | ACE | 4_B & PACE | E4_C reg | jistei | ers (80-bit frame: 8-bit command + 3 | | | | | | + 3*: | 24-bit data) | | | | | | 0x41 | PACE4_A | R | | | P | 4CE | 4_0[ | DATA | 9:0] | | | | P4_0RFB | P4_0L | ST | | | PAC | CE4 | _1[ | DATA | 4[9: | :0] | | | P4_1RFB | P4_1LST | | 0x42 | PACE4_B | R | | | P | ACE | 4_2[ | DATA | 9:0] | ] | | | P4_2RFB | P4_2L | ST | | | PAC | CE4 | _31 | DATA | 4[9: | :0] | | | P4_3RFB | P4_3LST | | 0x43 | PACE4_C | R | PACE4_4DATA[9:0] | | | | | | | | | | P4_4RFB | P4_4L | ST | | | PAC | CE4 | _51 | DATA | 4[9: | :0] | | | P4_5RFB | P4_5LST | | 0x44 | PACE5_BURST | R | Burst read of PACE5_A, PACE5 | | | | | | | | 5_B & PACE | PACE5_C registers (80-bit frame: 8-bit command + 3*24-b | | | | | | | 24-bit data) | | | | | | | | | | 0x45 | PACE5_A | R | PACE5_0DATA[9:0] | | | | | | | | P5_0RFB | P5_0L | ST | | | PAC | CE5 | _1[ | DATA | 4[9: | :0] | | | P5_1RFB | P5_1LST | | | | 0x46 | PACE5_B | R | | PACE5_2DATA | | | | | | | | | P5_2RFB | P5_2L | ST | PACE5_3DATA[9:0] | | | | | | P5_3RFB | P5_3LST | | | | | | 0x47 | PACE5_C | R | | | P | 4CE | 5_4[ | DATA | 9:0] | | | | P5_4RFB | P5_4L | ST | | | PAC | CE5 | _51 | DATA | 4[9: | :0] | | | P5_5RFB | P5_5LST | #### MAX30001 ## Ultra-Low-Power, Single-Channel Integrated Biopotential (ECG, R-to-R, and Pace Detection) and Bioimpedance (BioZ) AFE The pace register groups are written sequentially in time as groups of pace edges are found between ECG data samples starting with PACE0 and written in a circular fashion such that after PACE5 is written then PACE0 will be the next group written. Within each pace group, the data for each pace edge is also written sequentially in time by segment starting with edge 0 but is not written in a circular fashion such that only the first six pace edges between ECG data samples is written to each pace group. If there are more than six edges in a pace group then this data will not be stored and will be lost. A subgroup register written with data for either one or two pace edges is marked as unread and if just the first segment is written then the second segment will be set to 0xFFF. A sub-group register not written with any pace edge data will be set to 0xFFF FFF and marked as read. All unread subgroups need to be read in order for the pace group to be marked as read. A register is marked as read on the 32nd SCLK rising edge in a normal (single word) mode read. There are burst mode registers for each pace register group in order to read all three sub-groups (A, B, and C) during the same serial data transfer. During the burst mode, the sub-groups are marked as read on the 32nd, 56th, and 80th SCLK rising edges for sub-groups A, B, and C, respectively. Burst mode cycles beyond the 80th SCLK edge will not continue read back with the next pace register group; instead the data returned will read 0xFFF. Whenever a set of pace edges are detected between ECG data samples, the pace Interrupt bit (PINT) is asserted, alerting the µC that there is new pace data ready for read back. The µC should first read back the ECG FIFO data to the point where the PTAG'd samples are identified, and then read back the linked PACE register group, ensuring the pace events are associated with the correct ECG data samples. Examples are provided below. If new pace edge information is written to a previously written and unread PACE register group then the pace overflow status bit, POVR will be asserted and the association with the ECG data sample will be corrupted. In the event that the data is corrupted then either a SYNCH or FIFO RST command should be executed to restore synchronization between the ECG data samples and the PACE register groups. Table 52. PACE0 to PACE5 (0x30 to 0x47) Register Functionality | INDEX | NAME | DEFAULT | FUNCTION | |----------------------|------------------|---------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | D[23:14],<br>D[11:2] | PACEx_yDATA[9:0] | 0x3FF | Pace Edge Timing Data Pace Edge Timing = PACEx_yDATA[9:0]* $t_{RES}$ where $t_{RES}$ = 1/(2* $t_{MSTR}$ ) and is set by the FMSTR[1:0] bits in the CNFG_GEN register. The time is relative to the associated ECG data sample. x = 0 to 5 and is the pace group associated with a specific ECG data output sample. y = 0 to 5 and is the numbered order of the pace edges detected in time. | | D[13],<br>D[1] | Px_yRFB | 1 | Pace Edge Polarity 0 = Falling Edge 1 = Rising Edge x = 0 to 5 and is the pace group associated with a specific ECG data output sample. y = 0 to 5 and is the numbered order of the pace edges detected in time. | | D[12],<br>D[0] | Px_yLST | 1 | Last Pace Edge 0 = Additional pace edges detected in the group 1 = Last pace edge detected in the group or an empty record. x = 0 to 5 and is the pace group associated with a specific ECG data output sample. y = 0 to 5 and is the numbered order of the pace edges detected in time. | # **ECG and PACE Data Management Examples and Use Cases** The figures and examples below illustrate several valid means of managing an example set of ECG FIFO and PACE register group data. Data for use in the examples is given in the tables below. Table 53 shows the internal state of the ECG FIFO for purposes of these examples. The example assumes information in locations 0-7 were previously read back (indicated by Y in the READ column) and that data in locations 16 and beyond was either previously read back or empty (indicated by <Y> in the READ column). **Table 53. ECG FIFO Example** | | | | | | | | | | E | CG F | IFO D | ATA | D[2 | 3:0] | | | | | | | | | | | | |---------|-------|-------------------------------------------|----|----|-----|-----|--------|-------|------|--------|--------|-------|-----|------|---|---|---|-----|-----|----|------|----|----|------|-----| | READ | INDEX | | | | | | E | CG_I | DATA | [17:0 | ] | | | | | | | | E | TA | G[2: | 0] | PT | AG[2 | :0] | | | | 23 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 7 6 | 5 5 | | 4 | 3 | 2 | 1 | 0 | | Y | 0 | | | | ECC | Sam | ple 0 | ) Vol | tage | Data | [17:0] | = 0x | 000 | | | | | | - | | - | 1 | 1 | 1 | 1 | | Y | 1 | ECG Sample 01 Voltage Data [17:0] = 0x001 | | | | | | | | | | | | | | | - | | - | 1 | 1 | 1 | 1 | | | | Υ | 2 | ECG Sample 02 Voltage Data [17:0] = 0x002 | | | | | | | | | | | | | | | - | | 0 | 0 | 1 | 1 | 1 | | | | Υ | 3 | ECG Sample 03 Voltage Data [17:0] = 0x003 | | | | | | | | | | | | | | - | | 0 | 0 | 1 | 1 | 1 | | | | | Υ | 4 | | | | ECC | Sam | ple 0 | 4 Vol | tage | Data | [17:0] | = 0x | 004 | | | | | | - | | 0 | 0 | 1 | 1 | 1 | | Υ | 5 | | | | ECC | Sam | ple 0 | 5 Vol | tage | Data | [17:0] | = 0x | 005 | | | | | | - | | 0 | 0 | 0 | 0 | 0 | | Υ | 6 | | | | ECC | Sam | ple 0 | 6 Vol | tage | Data | [17:0] | = 0x | 006 | | | | | | - | | 0 | 0 | 1 | 1 | 1 | | Υ | 7 | | | | ECC | Sam | ple 0 | 7 Vol | tage | Data | [17:0] | = 0x | 007 | | | | | | - | | 0 | 0 | 1 | 1 | 1 | | | 8 | | | | ECC | Sam | ple 0 | 8 Vol | tage | Data | [17:0] | = 0x | 800 | | | | | | - | | 0 | 0 | 1 | 1 | 1 | | | 9 | | | | ECC | Sam | ple 0 | 9 Vol | tage | Data | [17:0] | = 0x | 009 | | | | | | - | | 0 | 0 | 1 | 1 | 1 | | | 10 | | | | ECG | Sam | ple 10 | ) Vol | tage | Data [ | [17:0] | = 0x | 00A | | | | | | - | | 0 | 0 | 0 | 0 | 1 | | | 11 | | | | ECG | Sam | ple 1 | 1 Vol | tage | Data [ | 17:0] | = 0x0 | 00B | | | | | | - | | 0 | 0 | 0 | 1 | 0 | | | 12 | | | | ECG | Sam | ple 12 | 2 Vol | tage | Data [ | 17:0] | = 0x0 | 00C | | | | | | - | | 0 | 0 | 1 | 1 | 1 | | | 13 | | | | ECG | Sam | ple 13 | 3 Vol | tage | Data [ | 17:0] | = 0x0 | 00D | | | | | | - | | 0 | 0 | 1 | 1 | 1 | | | 14 | | | | ECG | Sam | ple 14 | 4 Vol | tage | Data [ | [17:0] | = 0x | 00E | | | | | | - | | 0 | 0 | 1 | 1 | 1 | | | 15 | | | | ECG | Sam | ple 1 | 5 Vol | tage | Data [ | [17:0] | = 0x | 00F | | | | | | - | | 0 | 0 | 1 | 1 | 1 | | <y></y> | 16 | | | | | | | Е | MPT | Y | | | | | | | | | | | | | | | | | <y></y> | 17 | | | | | | | Е | MPT | Y | | | | | | | | | | | | | | | | ## MAX30001 # Ultra-Low-Power, Single-Channel Integrated Biopotential (ECG, R-to-R, and Pace Detection) and Bioimpedance (BioZ) AFE Table 54 shows the internal state of the first four groups in the PACE register group for purposes of these examples. The example assumes information in group 0 was previously read back (indicated by Y in the READ column), that unused words in active groups 1 and 2 were internally marked as read (indicated by <Y> in the READ column), and that the empty groups 3, 4, and 5 are also internally marked as read and filled with default data. **Table 54. PACE FIFO Example** | | | | PACE DATA D[23:0] Edge Timing Data Segment [9:0] RFB LST Edge Timing Data Segment [9:0] | | | | | | | | | | | | | | | | | | | | | | | | |---------|-------|-----|------------------------------------------------------------------------------------------|-------|-------|-------|------|------|--------|-----|-------|----|----|-----|--------|------|-----|-------|----|------|-------|-----|------|----|---|---| | READ | INDEX | | Edg | ge T | imin | g D | ata | Segr | nent | [9: | | | | | | | | | | | RFB | LST | | | | | | | | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | | 2 | 1 | 0 | | Υ | 0A | Gro | up ( | ): E | dge ( | ) Tir | ning | Data | a [9:0 | ] = | 0x000 | 1 | 0 | Gro | oup 0: | Edg | e 1 | Timi | ng | Data | [9:0] | = ( | )x01 | 11 | 0 | 0 | | Υ | 0B | Gro | up ( | ): E | dge 2 | 2 Tir | ning | Data | a [9:0 | ] = | 0x022 | 1 | 0 | Gro | oup 0: | Edge | 3 | Timi | ng | Data | [9:0] | = 0 | )x03 | 33 | 0 | 1 | | Υ | 0C | Gro | up ( | ): Ed | dge 4 | 4 Tir | ning | Data | a [9:0 | ] = | 0x3FF | 1 | 1 | Gro | up 0: | Edge | 5 | Timii | ng | Data | [9:0] | = 0 | x3F | F | 1 | 1 | | | 1A | Gro | up ' | 1: E | dge ( | ) Tir | ning | Data | a [9:0 | ] = | 0x100 | 1 | 0 | Gro | oup 1: | Edge | e 1 | Timi | ng | Data | [9:0] | = 0 | )x10 | 80 | 0 | 0 | | | 1B | Gro | oup | 1: E | dge 2 | 2 Tir | ming | Dat | a [9:0 | ] = | 0x110 | 1 | 1 | Gro | up 1: | Edge | 3 | Timii | ng | Data | [9:0] | = 0 | x3F | F | 1 | 1 | | <y></y> | 1C | Gro | up 1 | 1: E | dge 4 | 4 Tir | ning | Data | a [9:0 | ] = | 0x3FF | 1 | 1 | Gro | up 1: | Edge | 5 | Timi | ng | Data | [9:0] | = 0 | x3F | F | 1 | 1 | | | 2A | Gro | up 2 | 2: E | dge ( | ) Tir | ning | Data | a [9:0 | ] = | 0x0A0 | 0 | 1 | Gro | up 2: | Edge | 1 | Timii | ng | Data | [9:0] | = 0 | x3F | F | 1 | 1 | | <y></y> | 2B | Gro | up 2 | 2: E | dge 2 | 2 Tir | ning | Data | a [9:0 | ] = | 0x3FF | 1 | 1 | Gro | up 2: | Edge | 3 | Timii | ng | Data | [9:0] | = 0 | x3F | F | 1 | 1 | | <y></y> | 2C | Gro | up 2 | 2: E | dge 4 | 4 Tir | ning | Data | a [9:0 | ] = | 0x3FF | 1 | 1 | Gro | up 2: | Edge | 5 | Timi | ng | Data | [9:0] | = 0 | x3F | F | 1 | 1 | | <y></y> | 3A | Gro | up 3 | 3: E | dge ( | ) Tir | ning | Data | a [9:0 | ] = | 0x3FF | 1 | 1 | Gro | up 3: | Edge | 1 | Timii | ng | Data | [9:0] | = 0 | x3F | F | 1 | 1 | | <y></y> | 3B | Gro | up 3 | 3: E | dge 2 | 2 Tir | ning | Data | a [9:0 | ] = | 0x3FF | 1 | 1 | Gro | up 3: | Edge | 3 | Timi | ng | Data | [9:0] | = 0 | x3F | F | 1 | 1 | | <y></y> | 3C | Gro | up 3 | 3: E | dge 4 | 4 Tir | ning | Data | a [9:0 | ] = | 0x3FF | 1 | 1 | Gro | up 3: | Edge | 5 | Timii | ng | Data | [9:0] | = 0 | x3F | F | 1 | 1 | | <y></y> | 4A | Gro | up 4 | 1: E | dge ( | ) Tir | ning | Data | a [9:0 | ] = | 0x3FF | 1 | 1 | Gro | up 4: | Edge | 1 | Timii | ng | Data | [9:0] | = 0 | x3F | F | 1 | 1 | | <y></y> | 4B | Gro | up 4 | 1: E | dge 2 | 2 Tir | ning | Data | a [9:0 | ] = | 0x3FF | 1 | 1 | Gro | up 4: | Edge | 3 | Timi | ng | Data | [9:0] | = 0 | x3F | F | 1 | 1 | | <y></y> | 4C | Gro | up 4 | 1: E | dge 4 | 4 Tir | ning | Data | a [9:0 | ] = | 0x3FF | 1 | 1 | Gro | up 4: | Edge | 5 | Timii | ng | Data | [9:0] | = 0 | x3F | F | 1 | 1 | | <y></y> | 5A | Gro | up 5 | 5: E | dge ( | ) Tir | ning | Data | a [9:0 | ] = | 0x3FF | 1 | 1 | Gro | up 5: | Edge | 1 | Timii | ng | Data | [9:0] | = 0 | x3F | F | 1 | 1 | | <y></y> | 5B | Gro | up 5 | 5: E | dge 2 | 2 Tir | ning | Data | a [9:0 | ] = | 0x3FF | 1 | 1 | Gro | up 5: | Edge | 3 | Timii | ng | Data | [9:0] | = 0 | x3F | F | 1 | 1 | | <y></y> | 5C | Gro | up 5 | 5: Ec | dge 4 | 4 Tir | ning | Data | a [9:0 | ] = | 0x3FF | 1 | 1 | Gro | up 5: | Edge | 5 | Timiı | ng | Data | [9:0] | = 0 | x3F | F | 1 | 1 | #### **ECG Interrupt Driven Normal Mode Example** In this example, the $\mu$ C reads back ECG and pace data in response to EINT being asserted and interrupting the $\mu$ C via INTB or INT2B and that EFIT=8. For the samples given, the following SPI transactions might result: The example below will read back complete and correct results but better use could be made of the ECG ETAG and pace information to realize more efficient $\mu$ C communications. Table 55. ECG FIFO and PACE Register Read Back Example (EINT, Normal Mode) | | | | | | | | | | | | | | | | | FIFC | DATA | A D[2 | 3:0] | | | | | | | | | | | |------|------|-------|----|-------------------------------------------|-------|------|-------|--------|------|------|-----|------|--------|-------|-------|---------|---------|-------|-------|------|-------|-------|-------|------|-------|-------|----|--------|-----| | CMD | FIFO | INDEX | 23 | 22 | 2 2 | 1 | 20 | 19 | 1 | 8 1 | 7 | 16 | 15 | 14 | | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | | | | | | | | ECG | Sa | ımp | le Vo | ltag | je D | ata [ | 17:0] | | | | | | , | ET | AG[2 | :0] | | PTAG[2 | :0] | | 0x21 | ECG | 8 | | | | | | E | CG | San | ple | 80 | Volta | ige [ | Data | a [17: | 0] = 0x | (008 | | | | | | 0 | 0 | 0 | 1 | 1 | 1 | | 0x21 | ECG | 9 | | | | | | E | CG | San | ple | 09 | Volta | ige [ | Data | a [17: | 0] = 0x | (009 | | | | | | 0 | 0 | 0 | 1 | 1 | 1 | | 0x21 | ECG | 10 | | | | | | E | CG | San | ple | 10 | Volta | ge [ | Data | a [17: | 0) = 0x | (00A | | | | | | 0 | 0 | 0 | 0 | 0 | 1 | | 0x21 | ECG | 11 | | | | | | E | CG | San | ple | 11 ' | Volta | ge [ | Data | a [17:0 | )] = 0x | 00B | | | | | | 0 | 0 | 0 | 0 | 1 | 0 | | 0x21 | ECG | 12 | | | | | | E | CG | Sam | ple | 12 | Volta | ge [ | Data | a [17:0 | )] = 0x | 00C | | | | | | 0 | 0 | 0 | 1 | 1 | 1 | | 0x21 | ECG | 13 | | | | | | E | CG | Sam | ple | 13 | Volta | ge [ | Data | a [17:0 | )] = 0x | 00D | | | | | | 0 | 0 | 0 | 1 | 1 | 1 | | 0x21 | ECG | 14 | | | | | | E | CG | Sam | ple | 14 | Volta | ge [ | Data | a [17:0 | 0) = 0x | 00E | | | | | | 0 | 0 | 0 | 1 | 1 | 1 | | 0x21 | ECG | 15 | | | | | | E | CG | San | ple | 15 | Volta | ge [ | Data | a [17: | 0) = 0x | 00F | | | | | | 0 | 1 | 0 | 1 | 1 | 1 | | 0x21 | ECG | | | | | | | | EC | G E | npt | y Vc | oltage | Da | ta [1 | 17:0] | = 0x00 | 00 | | | | | | 1 | 1 | 0 | 1 | 1 | 1 | | | | | 23 | 22 | 2 2 | 1 | 20 | 19 | 1 | 8 1 | 7 | 16 | 15 | 14 | | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | | E | Edge | e Ti | min | g Dat | ta S | Segn | en | t [9 | :0] | | R | RFB | LST | | Edç | je T | imir | ıg D | ata 🤄 | Segm | ent [ | 9:0] | | RFB | LST | | 0x35 | PACE | 1A | G | rοι | ıp 1: | : Ed | ge C | ) Timi | ing | Data | [9: | 0] = | 0x10 | 00 | | 1 | 0 | Gr | oup ' | l: E | dge | 1 Tir | ning | Data | [9:0] | = 0x1 | 80 | 0 | 0 | | 0x36 | PACE | 1B | G | Proc | ıp 1: | : Ed | lge 2 | 2 Timi | ing | Data | [9: | 0] = | 0x11 | 10 | | 1 | 1 | Gr | oup 1 | : E | dge ( | 3 Tin | ning | Data | [9:0] | = 0x3 | FF | 1 | 1 | | 0x37 | PACE | 1C | G | Group 1: Edge 4 Timing Data [9:0] = 0x3FF | | | | | | | | | 1 | 1 | | | | | | | | | | | | | | | | | 0x39 | PACE | 2A | G | irou | ıp 2: | Ed | ge 0 | ) Timi | ng | Data | [9: | 0] = | 0x3F | F | | 0 | 1 | Gr | oup 2 | 2: E | dge ' | 1 Tin | ning | Data | [9:0] | = 0x3 | FF | 1 | 1 | | 0x3A | PACE | 2B | G | irou | ıp 2: | Ed | ge 2 | ? Timi | ng | Data | [9: | 0] = | 0x3F | F | | 1 | 1 | Gr | oup 2 | 2: E | dge : | 3 Tin | ning | Data | [9:0] | = 0x3 | FF | 1 | 1 | | 0x3B | PACE | 2C | G | rou | ıp 2: | Ed | ge 4 | Timi | ng | Data | [9: | 0] = | 0x3F | F | | 1 | 1 | Gr | oup 2 | 2: E | dge ! | 5 Tin | ning | Data | [9:0] | = 0x3 | FF | 1 | 1 | The example transactions below will read back identical results, but $\mu$ C communication efficiency is improved by only reading back necessary locations, as indicated by the ECG ETAG and PACE LST bits. Table 56. ECG FIFO and PACE Register Read Back Example (EINT, Normal Mode, Reduced Transactions) | | | | | | | | | | | | | | | FIFO | DATA | D[23: | 0] | | | | | | | | | | | |------|------|-------|----|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|-------|-------|-----|-------|------|------|--------|-------|-----------|----------|-------|---------|------|------|------|-----|--------|--------|-------|-----|--------|------| | CMD | FIFO | INDEX | 23 | 22 | 21 | 20 | 19 | 1 | 18 1 | 7 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | | | | • | | | EC | G S | am | ple V | oltaç | je Data | [17:0] | • | • | | • | | | ET | AG[2 | 2:0] | | PTAG[2 | 2:0] | | 0x21 | ECG | 8 | | | | | Е | C | G Sar | nple | e 08 | 3 Volt | age I | Data [17 | :0] = 0x | :008 | | | | | | 0 | 0 | 0 | 1 | 1 | 1 | | 0x21 | ECG | 9 | | | | | Е | C | G Sar | mple | e 09 | Volt | age I | Data [17 | :0] = 0x | :009 | | | | | | 0 | 0 | 0 | 1 | 1 | 1 | | 0x21 | ECG | 10 | | | | | Е | C | G Sar | nple | e 10 | Volt | age [ | Data [17 | :0] = 0x | :00A | | | | | | 0 | 0 | 0 | 0 | 0 | 1 | | 0x21 | ECG | 11 | | | | | Е | C | G Sar | nple | e 11 | Volta | age [ | Data [17: | 0] = 0x | 00C | | | | | | 0 | 0 | 0 | 0 | 1 | 0 | | 0x21 | ECG | 12 | | | | | | | | | | | | 0 | 0 | 1 | 1 | 1 | | | | | | | | | | | 0x21 | ECG | 13 | | | | | Е | C | G Sar | nple | e 13 | Volt | age [ | Data [17 | :0] = 0x | 00E | | | | | | 0 | 0 | 0 | 1 | 1 | 1 | | 0x21 | ECG | 14 | | | | | Е | C | G Sar | nple | e 14 | Volt | age [ | Data [17 | :0] = 0x | 00F | | | | | | 0 | 0 | 0 | 1 | 1 | 1 | | 0x21 | ECG | 15 | | | | | Е | C | G Sar | nple | e 15 | Volt | age [ | Data [17 | :0] = 0x | 00F | | | | | | 0 | 1 | 0 | 1 | 1 | 1 | | | | | 23 | 22 | 21 | 20 | 19 | 1 | 18 1 | 7 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | | Ed | ge Ti | iming | Data | a S | Segm | ent | t [9 | :0] | | RFB | LST | | Edge | Timi | ng I | Data | Se | gme | nt [ | 9:0] | | RFB | LST | | 0x35 | PACE | 1A | Gı | Edge Timing Data Segment [9:0] RFB LST Edge Timing Data Segment [9:0] Group 1: Edge 0 Timing Data [9:0] = 0x100 1 0 Group 1: Edge 1 Timing Data [9:0] = 0x108 | | | | | | | | | | | | 108 | 0 | 0 | | | | | | | | | | | 0x36 | PACE | 1B | G | roup 1: Edge 2 Timing Data [9:0] = 0x110 | | | | | | | | | | | | BFF | 1 | 1 | | | | | | | | | | | 0x39 | PACE | 2A | Gı | roup 2 | 2: Ec | lge 0 | Timir | ng | Data | [9:0 | 0] = | 0x0A | 0 | 0 | 1 | Gro | up 2: I | Edge | 1 Ti | min | g D | ata [9 | 9:0] = | = 0x3 | BFF | 1 | 1 | #### **PACE Interrupt Driven Normal Mode Example** In this example, the $\mu$ C reads back data in response to PINT, which will be asserted in response to the two detected pace events (before EINT will be issued since the EFIT=8 threshold is not met). Note the ECG information should still be read first in order to properly locate the pace events in time. For the samples given, the following SPI transactions might result (note: other combinations of ETAGs are possible depending on the state of the ECG FIFO when the PINT interrupts were serviced). Table 57. ECG FIFO and PACE Register Read Back Example (PINT, Normal Mode) | | | | | | | | | | | | | | FIFO | DATA | D[23 | :0] | | | | | | | | | - | | |------|------|-------|----|-------------------------------------------|---------|-------|-------|--------|------|---------|---------|--------|----------|---------|------|-------|-------|------|------|------|-------|-------|-------|-----|--------|------| | REG | FIFO | INDEX | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 7 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | | | | | | Е | ECG | Sam | ple Vo | oltage | Data [ | 17:0] | | | | | | | ET. | AG[2 | 2:0] | 1 | PTAG[2 | 2:0] | | 0x21 | ECG | 8 | | | | | E | CG S | Sam | ple 08 | 3 Volta | ige Da | ata [17: | 0] = 0x | (008 | | | | | | 0 | 0 | 0 | 1 | 1 | 1 | | 0x21 | ECG | 9 | | | | | Е | CG S | Sam | ple 09 | ) Volta | ige Da | ata [17: | 0] = 0x | (009 | | | | | | 0 | 0 | 0 | 1 | 1 | 1 | | 0x21 | ECG | 10 | | | | | Е | CG S | Sam | ple 10 | ) Volta | ige Da | ata [17: | 0] = 0× | (00A | | | | | | 0 | 0 | 0 | 0 | 0 | 1 | | | | | | E | Edge | Timir | ng Da | ıta Se | egm | ent [ | 9:0] | | RFB | LST | | Edg | e Tir | ning | ) Da | ta S | egme | ent [ | [9:0] | | RFB | LST | | 0x35 | PACE | 1A | ( | Grou | ıp 1: I | Edge | 0 Tim | ing D | Data | [9:0] = | = 0x10 | 00 | 1 | 0 | Gro | up 1 | Edę | ge 1 | Timi | ng E | )ata | 9:0] | = 0x | 108 | 0 | 0 | | 0x36 | PACE | 1B | ( | Grou | ıp 1: l | Edge | 2 Tim | ning D | Data | [9:0] = | = 0x1 | 10 | 1 | 1 | Gro | up 1: | Edg | je 3 | Timi | ng E | ata [ | 9:0] | = 0x3 | 3FF | 1 | 1 | | 0x37 | PACE | 1C | ( | Grou | ıp 1: l | Edge | 4 Tim | ing D | ata | [9:0] = | = 0x3F | F | 1 | 1 | Gro | up 1: | Edg | je 5 | Timi | ng E | ata [ | 9:0] | = 0x3 | 3FF | 1 | 1 | | | | | | | | | | E | ECG | Sam | ple Vo | oltage | Data [ | 17:0] | | | | | | | ET. | AG[2 | 2:0] | ı | PTAG[2 | 2:0] | | 0x21 | ECG | 11 | | | | | Е | CG S | Sam | ple 11 | Volta | ge Da | ıta [17: | 0] = 0x | 00B | | | | | | 0 | 0 | 0 | 0 | 1 | 0 | | | | | | E | Edge | Timir | ng Da | ta Se | egm | ent [ | 9:0] | | RFB | LST | | Edg | e Tir | ning | Da | ta S | egme | ent [ | 9:0] | | RFB | LST | | 0x39 | PACE | 2A | ( | Grou | ıp 2: I | Edge | 0 Tim | ing D | ata | [9:0] = | = 0x0 | 40 | 0 | 1 | Gro | up 2: | Edg | ge 1 | Timi | ng E | ata [ | 9:0] | = 0x3 | 3FF | 1 | 1 | | 0x3A | PACE | 2B | ( | Grou | ıp 2: I | Edge | 2 Tim | ing D | ata | [9:0] = | = 0x3F | F | 1 | 1 | Gro | up 2: | Edg | je 3 | Timi | ng D | ata [ | 9:0] | = 0x3 | 3FF | 1 | 1 | | 0x3B | PACE | 2C | ( | Grou | ıp 2: I | Edge | 4 Tim | ing D | ata | [9:0] = | = 0x3F | F | 1 | 1 | Gro | up 2: | Edg | je 5 | Timi | ng E | ata [ | 9:0] | = 0x3 | 3FF | 1 | 1 | | | | | | | | | | E | ECG | Sam | ple Vo | oltage | Data [ | 17:0] | | | | | | | ET | AG[2 | 2:0] | ١ | PTAG[2 | 2:0] | | 0x21 | ECG | 12 | | | | | E | CG S | Sam | ple 12 | . Volta | ge Da | ta [17: | 0] = 0x | d00D | | | | | | 0 | 0 | 0 | 1 | 1 | 1 | | 0x21 | ECG | 13 | | ECG Sample 13 Voltage Data [17:0] = 0x00D | | | | | | | | | | | | 0 | 0 | 0 | 1 | 1 | 1 | | | | | | | 0x21 | ECG | 14 | | | | | | | | | | | | 0 | 0 | 1 | 1 | 1 | | | | | | | | | | 0x21 | ECG | 15 | | ECG Sample 15 Voltage Data [17:0] = 0x00F | | | | | | | | | | | 1 | 1 | 1 | | | | | | | | | | | 0x21 | ECG | | | ECG Empty Voltage Data [17:0] = 0x000 | | | | | | | | | | | 1 | 1 | 1 | | | | | | | | | | In the example above, the $\mu$ C will read back complete and correct results but better use could be made of the ECG ETAG and pace information to realize more efficient $\mu$ C communications as shown below. The example transactions above will read back identical results, but the efficiency is improved by only reading back locations indicated by the ECG ETAG and PACE LST bits. Table 58. ECG FIFO and PACE Register Read Back Example (PINT, Normal Mode, Reduced Transactions) | | | | | | | | | | | | | | FIFO I | DATA [ | D[23: | :0 | 1 | | | | | | | | | | | |------|------|-------|----|----------------------------------------------------------------------|-------|--------|-------|-------|------|----------|--------|-------|----------|--------|-------|--------|---------|--------|------|------|-----|--------|--------|--------|-----|--------|------| | REG | FIFO | INDEX | 23 | 22 | 21 | 20 | 19 | 18 | 1 | 7 16 | 15 | 14 | 13 | 12 | 11 | Ţ. | 10 9 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | | | - | | | EC | G S | Sample | Volt | age D | ata [17 | ':0] | | | | | | | | E1 | AG[2 | 2:0] | ı | TAG[2 | 2:0] | | 0x21 | ECG | 8 | | | | | EC | G Saı | ımpl | le 08 V | oltage | Data | a [17:0] | = 0x00 | 08 | | | | | | | 0 | 0 | 0 | 1 | 1 | 1 | | 0x21 | ECG | 9 | | | | | EC | G Saı | mpl | le 09 V | oltage | Data | a [17:0] | = 0x00 | 9 | | | | | | | 0 | 0 | 0 | 1 | 1 | 1 | | 0x21 | ECG | 10 | | | | | EC | G Saı | mpl | le 10 V | oltage | Data | a [17:0] | = 0x00 | )A | | | | | | | 0 | 0 | 0 | 0 | 0 | 1 | | | | | | Edge Timing Data Segment [9:0] RFB LST Edge Timing D | | | | | | | | | | | ata | Segi | nent | [9:0] | | RFB | LST | | | | | | | | 0x35 | PACE | 1A | G | Group 1: Edge 0 Timing Data [9:0] = 0x100 1 0 Group 1: Edge 1 Timing | | | | | | | | | | | g Dat | a [9:0 | )] = 0x | 108 | 0 | 0 | | | | | | | | | 0x36 | PACE | 1B | G | Group 1: Edge 2 Timing Data [9:0] = 0x110 | | | | | | | | | | 3 Ti | min | g Data | a [9:0 | ] = 0x | 3FF | 1 | 1 | | | | | | | | | | | | | | | | EC | G S | Sample | Volt | age D | ata [17 | ':0] | | | | | | | | ET | AG[2 | 2:0] | ı | PTAG[2 | :0] | | 0x21 | ECG | 11 | | | | | EC | G Saı | mpl | le 11 Vo | oltage | Data | [17:0] | = 0x00 | В | | | | | | | 0 | 0 | 0 | 0 | 1 | 0 | | | | | | E | dge 1 | Timing | g Dat | a Seç | gm | ent [9: | 0] | | RFB | LST | | Е | Edge | Ti | mir | ıg [ | ata | Segi | ment | [9:0] | | RFB | LST | | 0x39 | PACE | 2A | G | roup | 2: E | dge 0 | Timir | ng Da | ata | [9:0] = | 0x0A | 0 | 0 | 1 | Gro | ou | ıp 2: | Ξd | ge | 1 Ti | min | g Data | a [9:0 | ] = 0x | 3FF | 1 | 1 | | | | | | ECG Sample Voltage Data [17:0] | | | | | | | | | | ET | AG[2 | 2:0] | ı | PTAG[2 | 2:0] | | | | | | | | | | 0x21 | ECG | 12 | | ECG Sample 12 Voltage Data [17:0] = 0x00C | | | | | | | | | | | | 0 | 0 | 0 | 1 | 1 | 1 | | | | | | | | 0x21 | ECG | 13 | | ECG Sample 13 Voltage Data [17:0] = 0x00D | | | | | | | | | | | 1 | 1 | 1 | | | | | | | | | | | | 0x21 | ECG | 14 | | ECG Sample 14 Voltage Data [17:0] = 0x00E | | | | | | | | | | | | 1 | 1 | | | | | | | | | | | | 0x21 | ECG | 15 | | ECG Sample 15 Voltage Data [17:0] = 0x00F | | | | | | | | | | | 1 | 1 | | | | | | | | | | | | #### **Burst Mode Example** In this example, the $\mu$ C reads data in response to the EINT bit and that EFIT = 8. For the samples given, the following Burst Mode SPI transactions might result. The example burst mode transactions below will read back complete and correct results. Note that to achieve this read back in burst mode only three commands are issued: ECG Burst 8 + $(9 \times 24)$ SCLK cycles, PACE Group 1 Burst 8 + $(3 \times 24)$ SCLK cycles, and PACE Group 2 Burst 8 + $(3 \times 24)$ SCLK cycles; however, better use could be made of the ECG ETAG and pace information to realize more efficient $\mu$ C communications. Table 59. ECG FIFO and PACE Register Read Back Example (EINT, Burst Mode) | | | | | ECG Sample Voltage Data [17:0] ETAG[2:0] PTA ECG Sample 08 Voltage Data [17:0] = 0x0008 0 0 0 1 ECG Sample 09 Voltage Data [17:0] = 0x009 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 1 1 0 0 0 1 0 0 0 1 1 0 1 1 0 1 1 0 1 1 0 1 1 0 1 1 0 1 1 0 1 0 | | | | | | | | | | | | | | | | | | | | | | | |------|------|-------|----|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|-------|--------|------|--------|--------|---------|--------|----------|---------|------|----------------|-----|-------|----------|------|-------|--------|-------|----|--------|------| | REG | FIFO | INDEX | 23 | 22 | 21 | 20 | 19 | 12 | 8 17 | 16 | 15 | 14 | | | | <del>-</del> - | a | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | 23 | | 4 1 | 20 | 13 | _ '' | | | | | | | | 10 | 9 | • | <b>'</b> | | _ | _ | _ | | | | | | | | | | | | | | ECG | Sam | ple Vo | oltage | Data | [17:0] | | | | | | | ET. | AG[2 | 2:0] | | PTAG[2 | 2:0] | | 0x20 | ECG | 8 | | | | | E | ECC | G Sam | ole 08 | 3 Volta | ige D | ata [17: | 0] = 0x | 800 | | | | | | 0 | 0 | 0 | 1 | 1 | 1 | | | ECG | 9 | | | | | Е | ECC | G Samı | ole 09 | ) Volta | ige D | ata [17: | 0] = 0x | 009 | | | | | | 0 | 0 | 0 | 1 | 1 | 1 | | | ECG | 10 | | | | | E | CC | G Sam | ole 10 | Volta | ige D | ata [17: | 0] = 0x | :00A | | | | | | 0 | 0 | 0 | 0 | 0 | 1 | | | ECG | 11 | | | | | E | CC | 3 Sam | ole 11 | Volta | ge D | ata [17: | 0] = 0x | 00B | | | | | | 0 | 0 | 0 | 0 | 1 | 0 | | | ECG | 12 | | | | | Е | CC | 3 Samp | ole 12 | . Volta | ige D | ata [17: | 0] = 0x | 00C | | | | | | 0 | 0 | 0 | 1 | 1 | 1 | | | ECG | 13 | | | | | Е | CC | 3 Samp | ole 13 | Volta | ge D | ata [17: | 0] = 0x | 00D | | | | | | 0 | 0 | 0 | 1 | 1 | 1 | | | ECG | 14 | | | | | Е | CC | 3 Samp | ole 14 | Volta | ige D | ata [17: | 0] = 0x | 00E | | | | | | 0 | 0 | 0 | 1 | 1 | 1 | | | ECG | 15 | | | | | Е | CC | 3 Sam | ole 15 | Volta | ige D | ata [17: | 0] = 0x | :00F | | | | | | 0 | 1 | 0 | 1 | 1 | 1 | | | ECG | | | | | | | Е | CG En | ıpty ∖ | oltage | e Dat | a [17:0] | = 0x00 | 00 | | | | | | 1 | 1 | 0 | 1 | 1 | 1 | | | | | 23 | 22 | 21 | 20 | 19 | 18 | 8 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | | E | dge T | imin | g Dat | ta s | Segme | nt [9 | :0] | | RFB | LST | | Edge | Tin | ning | Data | a Se | gme | nt [ | 9:0] | | RFB | LST | | 0x34 | PACE | 1A | ( | Group | 1: E | dge ( | ) Timi | ing | Data [ | 9:0] = | 0x10 | 0 | 1 | 0 | Gro | up 1: | Edg | e 1 7 | Γimir | ng D | ata [ | 9:0] = | = 0x1 | 80 | 0 | 0 | | | PACE | 1B | ( | Group | 1: E | dge 2 | 2 Timi | ing | Data [ | 9:0] = | 0x11 | 0 | 1 | 1 | Gro | up 1: | Edg | e 3 T | imir | ıg D | ata [ | 9:0] = | = 0x3 | FF | 1 | 1 | | | PACE | 1C | ( | Group 1: Edge 4 Timing Data [9:0] = 0x3FF | | | | | | | | | | FF | 1 | 1 | | | | | | | | | | | | 0x38 | PACE | 2A | ( | Group 2: Edge 0 Timing Data [9:0] = 0x0A0 | | | | | | | | | | | FF | 1 | 1 | | | | | | | | | | | | PACE | 2B | ( | Group 2: Edge 2 Timing Data [9:0] = 0x3FF | | | | | | | | | | | FF | 1 | 1 | | | | | | | | | | | | PACE | 2C | ( | Group 2: Edge 4 Timing Data [9:0] = 0x3FF | | | | | | | | | | | 1 | 1 | | | | | | | | | | | ### Ultra-Low-Power, Single-Channel Integrated Biopotential (ECG, R-to-R, and Pace Detection) and Bioimpedance (BioZ) AFE The example burst mode transactions below will read back identical results, but the efficiency is improved by only reading back locations indicated by the ECG ETAG and PACE LST bits. To achieve this read back in burst mode only three commands are issued: ECG Burst $8 + (8 \times 24)$ SCLK cycles, PACE Group 1 Burst $8 + (2 \times 24)$ SCLK cycles, and PACE Group 2 Burst 8 + 24 SCLK cycles. Table 60. ECG FIFO and PACE Register Read Back Example (EINT, Burst Mode, Reduced Transactions) | 250 | 515.0 | MIDEY | | | | | | | | | | | FIFO D | ATA ( | D[23: | 0]) | | | | | | | | | | | |------|-------|-------|----|-------------------------------------------|-------|-------|-------|-------|--------|-------|--------|-------|----------|----------|-------|-------|-------|------|-------|------|-------|--------|-------|-----|--------|------| | REG | FIFO | INDEX | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | | | | | | E | cg s | amı | ole Vo | tage | Data [ | 17:0] | | | | | | | ET. | AG[2 | 2:0] | ı | PTAG[2 | 2:0] | | 0x20 | ECG | 8 | | | | | Е | CG S | ampl | e 08 | Volta | ge Da | ta [17:0 | 0) = 0x | 800 | | | | | | 0 | 0 | 0 | 1 | 1 | 1 | | | ECG | 9 | | | | | Е | CG S | ampl | e 09 | Volta | ge Da | ta [17:0 | )] = 0x | 009 | | | | | | 0 | 0 | 0 | 1 | 1 | 1 | | | ECG | 10 | | | | | Е | cg s | ample | e 10 | Volta | ge Da | ta [17:0 | )] = 0x( | 00A | | | | | | 0 | 0 | 0 | 0 | 0 | 1 | | | ECG | 11 | | | | | E | CG S | ampl | e 11 | Voltag | je Da | ta [17:0 | )] = 0x( | 00B | | | | | | 0 | 0 | 0 | 0 | 1 | 0 | | | ECG | 12 | | | | | E | CG S | ample | e 12 | Voltag | je Da | ta [17:0 | )] = 0x( | 00C | | | | | | 0 | 0 | 0 | 1 | 1 | 1 | | | ECG | 13 | | | | | E | CG S | ample | e 13 | Voltag | je Da | ta [17:0 | )] = 0x( | 00D | | | | | | 0 | 0 | 0 | 1 | 1 | 1 | | | ECG | 14 | | | | | E | cg s | ample | e 14 | Voltag | ge Da | ta [17:0 | )] = 0x( | 00E | | | | | | 0 | 0 | 0 | 1 | 1 | 1 | | | ECG | 15 | | | | | Е | cg s | ample | e 15 | Volta | ge Da | ta [17:0 | )] = 0x( | 00F | | | | | | 0 | 1 | 0 | 1 | 1 | 1 | | | | | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | | Е | dge T | Γimin | g Dat | ta Se | gmer | nt [9 | 9:0] | | RFB | LST | | Edge | e Tin | ning | Dat | a Se | gme | ent [ | 9:0] | | RFB | LST | | 0x34 | PACE | 1A | ( | Group 1: Edge 0 Timing Data [9:0] = 0x100 | | | | | | | | | | | = 0x | 108 | 0 | 0 | | | | | | | | | | | PACE | 1B | ( | Group 1: Edge 2 Timing Data [9:0] = 0x110 | | | | | | | | | | | | 3FF | 1 | 1 | | | | | | | | | | 0x38 | PACE | 2A | ( | Group | 2: E | dge 0 | Timi | ng Da | ata [9 | :0] = | 0x0A | 0 | 0 | 1 | Gro | up 2: | Edg | e 1 | Timiı | ng D | ata [ | 9:0] = | = 0x3 | BFF | 1 | 1 | #### **Resulting Data Record Example** In this example, the $\mu$ C reads data in response to EINT and that EFIT=8. For the complete FIFO samples given and the resulting two interrupts, the following SPI transactions might have resulted (starting from the beginning of the FIFO record). **Table 61. Complete Read Back Example (EINT, Normal Mode)** | DEO | FIFO | INDEX | | | | | | | | | | | | FIFC | DATA | (D[2 | 3:0 | )]) | | | | | | | | | | | | |------|------|-------|-------------------------------------------|------|--------|-------|-------|------|--------|--------|-------|-------|------|----------|----------|-------|-----|--------|-----|------|------------|-----|-----|--------|--------|-------|-----|--------|------| | REG | FIFO | INDEX | 23 | 22 | 21 | 20 | 19 | 1 | 8 17 | 16 | 15 | ; · | 14 | 13 | 12 | 11 | | 10 | 9 | 8 | ' | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | | | | | | | ECC | 3 Sa | mple | V | olta | ge Data | [17:0] | | | | | | | | | ET | AG[ | 2:0] | | PTAG[2 | 2:0] | | 0x21 | ECG | 0 | | | | | | EC | G Sar | nple | 00 V | olta | age | Data [1 | 7:0] = 0 | 000x | | | | | | | | 0 | 0 | 1 | 1 | 1 | 1 | | 0x21 | ECG | 1 | | | | | | EC | G Sar | nple | 01 V | olta | age | Data [1 | 7:0] = 0 | )x001 | | | | | | | | 0 | 0 | 1 | 1 | 1 | 1 | | 0x21 | ECG | 2 | | | | | | EC | G Sar | nple | 02 V | olta | age | Data [1 | 7:0] = 0 | )x002 | | | | | | | | 0 | 0 | 0 | 1 | 1 | 1 | | 0x21 | ECG | 3 | | | | | | EC | G Sar | nple | 03 V | olta | age | Data [1 | 7:0] = 0 | )x003 | | | | | | | | 0 | 0 | 0 | 1 | 1 | 1 | | 0x21 | ECG | 4 | | | | | | EC | G Sar | nple | 04 V | olta | age | Data [1 | 7:0] = 0 | )x004 | | | | | | | | 0 | 0 | 0 | 1 | 1 | 1 | | 0x21 | ECG | 5 | | | | | | EC | G Sar | nple | 05 V | olta | age | Data [1 | 7:0] = ( | )x005 | | | | | | | | 0 | 0 | 0 | 0 | 0 | 0 | | 0x21 | ECG | 6 | | | | | | EC | G Sar | nple | 06 V | olta | age | Data [1 | 7:0] = ( | )x006 | | | | | | | | 0 | 0 | 0 | 1 | 1 | 1 | | 0x21 | ECG | 7 | | | | | | EC | G Sar | nple | 07 V | olta | age | Data [1 | 7:0] = 0 | )x007 | | | | | | | | 0 | 1 | 0 | 1 | 1 | 1 | | 0x21 | ECG | | | | | | | ı | ECG E | mpty | Volt | ag | e Da | ata [17: | )] = 0x( | 000 | | | | | | | | 1 | 1 | 0 | 1 | 1 | 1 | | | | | | Е | dge T | iming | g Dat | ta | Segme | ent [ | 9:0] | | | RFB | LST | | Е | dge | Tin | ning | <b>j</b> D | ata | Se | gme | nt [9 | 9:0] | | RFB | LST | | 0x31 | PACE | 0A | Gı | rou | 0: E | dge 0 | Timi | ng | Data [ | 9:0] | = 0x0 | 000 | 0 | 1 | 0 | Gr | ou | p 0: I | Ξdς | je 1 | Ti | min | g D | ata [ | 9:0] = | = 0x0 | )11 | 0 | 0 | | 0x32 | PACE | 0B | Gı | rou | 0: E | dge 2 | Timi | ng | Data [ | 9:0] | = 0x0 | 022 | 2 | 1 | 0 | Gr | ou | p 0: I | Ξdς | je 3 | Ti | min | g D | ata [9 | 9:0] = | 0x0 | 33 | 0 | 1 | | 0x33 | PACE | 0C | Gı | roup | 0: E | dge 4 | Timi | ng | Data [ | 9:0] = | = 0x3 | 3FF | F | 1 | 1 | Gro | ou | p 0: E | Edg | je 5 | Tiı | min | g D | ata [9 | 9:0] = | 0x3 | FF | 1 | 1 | | | | | | | | | | | ECC | 3 Sa | mple | ) Ve | olta | ge Data | [17:0] | | | | | | | | | ET | AG[ | 2:0] | | PTAG[2 | 2:0] | | 0x21 | ECG | 8 | | | | | | EC | G Sar | nple | 08 V | olta | age | Data [1 | 7:0] = 0 | 800x | | | | | | | | 0 | 0 | 0 | 1 | 1 | 1 | | 0x21 | ECG | 9 | | | | | | EC | G Sar | nple | 09 V | olta | age | Data [1 | 7:0] = ( | )x009 | | | | | | | | 0 | 0 | 0 | 1 | 1 | 1 | | 0x21 | ECG | 10 | | | | | | EC | G San | nple | 10 V | olta | age | Data [1 | 7:0] = 0 | x00A | | | | | | | | 0 | 0 | 0 | 0 | 0 | 1 | | 0x21 | ECG | 11 | | | | | | EC | G San | nple | 11 V | olta | age | Data [1 | 7:0] = 0 | x00B | | | | | | | | 0 | 0 | 0 | 0 | 1 | 0 | | 0x21 | ECG | 12 | | | | | ı | EC | G San | nple | 12 V | olta | age | Data [1 | 7:0] = 0 | x00C | ; | | | | | | | 0 | 0 | 0 | 1 | 1 | 1 | | 0x21 | ECG | 13 | | | | | l | EC | G San | nple | 13 V | olta | age | Data [1 | 7:0] = C | x00D | ) | | | | | | | 0 | 0 | 0 | 1 | 1 | 1 | | 0x21 | ECG | 14 | | | | | | EC | G San | nple | 14 V | olta | age | Data [1 | 7:0] = 0 | x00E | | | | | | | | 0 | 0 | 0 | 1 | 1 | 1 | | 0x21 | ECG | 15 | | | | | | EC | G San | nple | 15 V | olta | age | Data [1 | 7:0] = 0 | )x00F | | | | | | | | 0 | 1 | 0 | 1 | 1 | 1 | | 0x21 | ECG | | | | | | | | ECG E | mpty | Volt | ag | e Da | ata [17: | )] = 0x( | 000 | | | | | | | | 1 | 1 | 0 | 1 | 1 | 1 | | | | | | Е | dge T | iming | g Dat | ta : | Segme | ent [ | 9:0] | | | RFB | LST | | Е | dge | Tin | ning | g D | ata | Se | gme | nt [9 | 9:0] | | RFB | LST | | 0x35 | PACE | 1A | Group 1: Edge 0 Timing Data [9:0] = 0x100 | | | | | | | | | | 0 | 0 | | | | | | | | | | | | | | | | | 0x36 | PACE | 1B | G | rou | o 1: E | dge 2 | Timi | ing | Data [ | 9:0] | = 0x | 110 | ) | 1 | 1 | Gro | ou | p 1: E | Edg | je 3 | Tiı | min | g D | ata [9 | 9:0] = | 0x3 | FF | 1 | 1 | | 0x37 | PACE | 1C | Gı | roup | 1: E | dge 4 | Timi | ng | Data [ | 9:0] = | = 0x3 | 3FF | F | 1 | 1 | Gro | ou | p 1: E | Edg | je 5 | Tiı | min | g D | ata [9 | 9:0] = | 0x3 | FF | 1 | 1 | | 0x39 | PACE | 2A | Gı | roup | 2: E | dge 0 | Timi | ng | Data [ | 9:0] : | = 0x0 | )AC | 0 | 0 | 1 | Gro | ou | p 2: E | Edg | je 1 | Tiı | min | g D | ata [9 | 9:0] = | 0x3 | FF | 1 | 1 | | 0x3A | PACE | 2B | Gı | roup | 2: E | dge 2 | Timi | ng | Data [ | 9:0] : | = 0x3 | 3FF | F | 1 | 1 | Gro | ou | p 2: E | Edg | je 3 | Tiı | min | g D | ata [9 | 9:0] = | 0x3 | FF | 1 | 1 | | 0x3B | PACE | 2C | Gı | roup | 2: E | dge 4 | Timi | ng | Data [ | 9:0] | = 0x3 | 3FF | F_ | 1 | 1 | Gro | ou | p 2: E | Edg | je 5 | Tiı | min | g D | ata [9 | 9:0] = | 0x3 | FF | 1 | 1 | ### Ultra-Low-Power, Single-Channel Integrated Biopotential (ECG, R-to-R, and Pace Detection) and Bioimpedance (BioZ) AFE The $\mu$ C must now prepare a complete record of the ECG waveform given the data observed thus far. All empty samples, which do not represent valid ECG time steps or valid pace edges, will be filtered out. Then the pace edges will be interleaved within the appropriate ECG sample intervals. For purposes of this example, assume FMSTR[1:0] = 01 and ECG\_RATE[1:0] = 10 (in CNFG\_GEN and CNFG\_ECG registers, respectively), thus: $F_{ECG}$ = 125sps $T_{ECG}$ = 1/ $F_{ECG}$ = 8ms $F_{PACE}$ = 64,000Hz PACE\_RES = 1/ $F_{PACE}$ = 15.625µs Table 62. Example Post-Processed ECG and PACE Record | TIME<br>(ms) | VOLTAGE<br>(LSBs) | F* | C** | P*** | NOTE | |--------------|-------------------|----|-----|----------|------------------------------------------------------------------------------------------------| | 0.000 | 0x000 | • | | | FAST mode engaged – ECG voltage may be invalid | | 8.000 | 0x001 | • | | | FAST mode engaged – ECG voltage may be invalid | | 16.000 | 0x002 | | | | | | 24.000 | 0x003 | | | | | | 32.000 | 0x004 | | | | | | 40.000 | 0x005 | | • | | Pace edge(s) detected during current sample interval - ECG voltage may be impacted | | 40.000 | | | | 1 | Pace rising edge detected ( 0*15.625µs = 0.000ms delayed) | | 40.266 | | | | <b> </b> | Pace falling edge detected (17*15.625µs = 0.256ms delayed) | | 40.531 | | | | 1 | Pace rising edge detected (34*15.625µs = 0.531ms delayed) | | 40.797 | | | | <b>1</b> | Pace falling edge detected (51*15.625µs = 0.797ms delayed) | | 48.000 | 0x006 | | • | | Pace edge(s) detected during preceding sample interval - ECG voltage may be impacted | | 56.000 | 0x007 | | | | | | 64.000 | 0x008 | | | | | | 72.000 | 0x009 | | | | | | 80.000 | 0x00A | | • | | Pace edge(s) detected during current sample interval - ECG voltage may be impacted | | 84.000 | | | | 1 | Pace rising edge detected (256*15.625µs = 4.000ms delayed) | | 84.125 | | | | <b> </b> | Pace falling edge detected (264*15.625µs = 4.125ms delayed) | | 84.250 | | | | 1 | Pace rising edge detected (272*15.625µs = 4.250ms delayed) | | 88.000 | 0x00B | | • | | Pace edge(s) detected during preceding & current sample interval - ECG voltage may be impacted | | 90.500 | | | | <b>1</b> | Pace falling edge detected (160*15.625µs = 2.500ms delayed) | | 96.000 | 0x00C | | • | | Pace edge(s) detected during preceding sample interval - ECG voltage may be impacted | | 104.000 | 0x00D | | | | | | 112.000 | 0x00E | | | | | | 120.000 | 0x00F | | | | | <sup>\*</sup>F = Fast mode <sup>\*\*</sup>C = Sample corrupted by Pace activity <sup>\*\*\*</sup>P = Pace edge # **Typical Application Circuits** Figure 17a. Two-Electrode ECG and Respiration Monitor Typical Application Circuit # **Typical Application Circuits (continued)** Figure 17b. Four-Electrode ECG and Respiration Monitor Typical Application Circuit #### **Application Diagrams** See Figure 18 for an example of a clinical application for monitoring ECG and respiration using just two electrodes and with optional shared defibrillation protection circuitry. The electrode models are shown to illustrate the electrical characteristics of the physical electrodes. # Four Electrode ECG and Respiration Monitoring Application See <u>Figure 19</u> for an example of a clinical application for monitoring ECG and respiration using four electrodes and with optional defibrillation protection circuitry. The electrode models are shown to illustrate the electrical characteristics of the physical electrodes. Figure 18. Two Electrode ECG and Respiration Monitoring with Optional Common Defibrillation Protection. Figure 19. Four Electrode ECG and Respiration Monitoring with Optional Defibrillation Protection. # Ultra-Low-Power, Single-Channel Integrated Biopotential (ECG, R-to-R, and Pace Detection) and Bioimpedance (BioZ) AFE #### **Ordering Information** | PART | TEMP RANGE | PIN-PACKAGE | |----------------|--------------|--------------| | MAX30001CTI+* | 0°C TO +70°C | 28 TQFN-EP** | | MAX30001CTI+T* | 0°C TO +70°C | 28 TQFN-EP** | | MAX30001CWV+ | 0°C TO +70°C | 30WLP | | MAX30001CWV+T | 0°C TO +70°C | 30WLP | <sup>+</sup>Denotes lead(Pb)-free/RoHS-compliant package. #### **Chip Information** PROCESS: CMOS #### **Package Information** For the latest package outline information and land patterns (footprints), go to <a href="www.maximintegrated.com/packages">www.maximintegrated.com/packages</a>. Note that a "+", "#", or "-" in the package code indicates RoHS status only. Package drawings may show a different suffix character, but the drawing pertains to the package regardless of RoHS status. | PACKAGE<br>TYPE | PACKAGE<br>CODE | OUTLINE<br>NO. | LAND PATTERN<br>NO. | |-----------------|-----------------|----------------|--------------------------------| | 28-TQFN | T2855+8 | 21-0140 | 90-0028 | | 30 WLP | W302L2+1 | 21-100074 | Refer to Application Note 1891 | T = Tape and reel. <sup>\*</sup>Future product. Contact factory for availability. <sup>\*\*</sup>EP = Exposed pad. ### Ultra-Low-Power, Single-Channel Integrated Biopotential (ECG, R-to-R, and Pace Detection) and Bioimpedance (BioZ) AFE #### **Revision History** | REVISION<br>NUMBER | REVISION<br>DATE | DESCRIPTION | PAGES<br>CHANGED | |--------------------|------------------|----------------------------------|------------------| | 0 | 8/17 | Initial release | _ | | 1 | 9/17 | Added figures and updated tables | 1–86 | For pricing, delivery, and ordering information, please contact Maxim Direct at 1-888-629-4642, or visit Maxim Integrated's website at www.maximintegrated.com. Maxim Integrated cannot assume responsibility for use of any circuitry other than circuitry entirely embodied in a Maxim Integrated product. No circuit patent licenses are implied. Maxim Integrated reserves the right to change the circuitry and specifications without notice at any time. The parametric values (min and max limits) shown in the Electrical Characteristics table are guaranteed. Other parametric values quoted in this data sheet are provided for guidance.