# intersil

NOT RECOMMENDED FOR NEW DESIGNS NO RECOMMENDED REPLACEMENT contact our Technical Support Center at 1-888-INTERSIL or www.intersil.com/tsc

# High Speed, Dual Channel, 6A, MOSFET Driver With Programmable Rising and Falling Edge Delay Timers

## **ISL89367**

The ISL89367 is a high-speed, 6A, 2 channel MOSFET driver optimized for synchronous rectifier applications. Internal timers can be programmed with resistors to delay the rising and/or falling edges of the outputs. Logically ANDed dual inputs are also provided. One input is for the PWM signal and the second can be used as an enable. A third control input is used to optionally invert the logical polarity of the driver outputs.

Comparator like logical inputs allows this driver to be configured for any logic level from 3.3V to 10 VDC. The precision logic thresholds provided by the comparators allow the use of external RC circuits to generate longer time delays than are possible with the internal timers. The comparators also allow the driver to be configured with a low output voltage that is negative relative to the logic ground if desired. This is useful for applications that require a negative turn-off gate drive voltage for driving FETs with logic thresholds.

At high switching frequencies, these MOSFET drivers use very little bias current. Separate, non-overlapping drive circuits are used to drive each CMOS output FET to prevent shoot-thru currents in the output stage.

The start-up sequence is design to prevent unexpected glitches when  $V_{DD}$  is being turned on or turned off. When  $V_{DD}$  <  $\sim$ 1V, an internal 10k $\Omega$  resistor between the output and ground helps to keep the output voltage low. When  $\sim$ 1V <  $V_{DD}$  < UV, both outputs are driven low with very low resistance and the logic inputs are ignored. This insures that the driven FETs are off. When  $V_{DD}$  > UVLO, and after a short delay, the outputs now respond to the logic inputs.

## **Features**

- 2 outputs with 6A peak drive currents (sink and source) with output voltage range of 4.5V to 16V
- Typical ON-resistance <1Ω</li>
- · Specified Miller plateau drive currents
- EPAD provides very low thermal impedance ( $\theta_{JC} = 3 \degree C/W$ )
- · Dual logic inputs with hysteresis for high noise immunity
- Rising and/or falling output edge delays programmed with resistors
- 20ns rise and fall time driving a 10nF load
- Flexible logic options available by use of INVA and INVB pins

# **Applications**

- Synchronous Rectifier (SR) Driver
- · Switch mode power supplies
- Motor Drives, Class D amplifiers, UPS, Inverters
- Pulse Transformer Driver
- Clock/Line Driver

# **Related Literature**

• <u>AN1603</u> "ISL6752/54EVAL1Z ZVS DC/DC Power Supply with Synchronous Rectifiers User Guide"



FIGURE 1. TYPICAL APPLICATION



FIGURE 2. PROGRAMMABLE TIME DELAYS

# **Block Diagram**



# **Pin Configurations**





# **Pin Descriptions**

|               | 1                               |                                                                                                                                                                                                                                                                 |
|---------------|---------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| PIN<br>NUMBER | SYMBOL                          | DESCRIPTION                                                                                                                                                                                                                                                     |
| 1, 8          | VREF+<br>VREF-                  | VREF+ and VREF- are the reference voltages for<br>the IN1A, IN1B, IN2A, and IN2B logic inputs.<br>VREF+ is normally connected to the positive bias<br>voltage of the input logic. VREF- is normally<br>connected to the ground reference of the input<br>logic. |
| 2, 7          | INVA or<br>INVB                 | Connect these pins to VDD to invert the corresponding output. Connect to VSS to not invert the corresponding output.                                                                                                                                            |
| 3, 4,<br>5, 6 | IN1A,<br>IN2A,<br>IN1B,<br>IN2B | ANDed logical inputs. One input to each channel<br>can be used as an enable. Logic high threshold is<br>63% of [(VREF+) - (VREF-)]. Logic low threshold is<br>37% of [(VREF+) - (VREF-)].                                                                       |
| 9, 16         | FDELB,<br>FDELA                 | Connect a resistor between these pins and VSS to<br>program the duration of the falling edge<br>propagation delay of the corresponding output<br>relative to the logic inputs.                                                                                  |
| 10, 15        | RDELB,<br>RDELA                 | Connect a resistor between these pins and VSS to<br>program the duration of the rising edge<br>propagation delay of the corresponding output<br>relative to the logic inputs.                                                                                   |
| 11, 14        | VSS, VDD                        | Output bias voltage. (VDD to VSS) range is 4.5V to 16V. VSS may be negative relative to VREF                                                                                                                                                                    |
| 12, 13        | OUTB,<br>OUTA                   | 6A peak outputs. Output voltage swing is between VDD and VSS.                                                                                                                                                                                                   |
|               | EPAD                            | Must be connected to logic ground (VREF-).                                                                                                                                                                                                                      |

# **Ordering Information**

| PART NUMBER<br>(Notes 1, 2, 3) | PART MARKING | TEMP RANGE<br>(°C) | INPUT CONFIGURATION | PACKAGE<br>(Pb-Free) | PKG.<br>DWG. # |
|--------------------------------|--------------|--------------------|---------------------|----------------------|----------------|
| ISL89367FRTAZ                  | 9367A        | -40 to +125        | Non-inverting       | 16 Ld 3x5 TDFN       | L16.5x3        |

NOTES:

1. Add "-T", suffix for tape and reel. Please refer to TB347 for details on reel specifications.

2. These Intersil Pb-free plastic packaged products employ special Pb-free material sets, molding compounds/die attach materials, and 100% matte tin plate plus anneal (e3 termination finish, which is RoHS compliant and compatible with both SnPb and Pb-free soldering operations). Intersil Pb-free products are MSL classified at Pb-free peak reflow temperatures that meet or exceed the Pb-free requirements of IPC/JEDEC J STD-020.

3. For Moisture Sensitivity Level (MSL), please see device information page for <u>ISL89367</u>. For more information on MSL, please see Technical Brief <u>TB363</u>.

## **Absolute Maximum Ratings**

| $\label{eq:VES} \begin{array}{llllllllllllllllllllllllllllllllllll$           |
|-------------------------------------------------------------------------------|
| INnx (Note 5) Relative to $V_{REF}$ $(V_{REF}) - 0.3V$ to $(V_{REF+}) + 0.3V$ |
| V <sub>REF+</sub> Relative to V <sub>SS</sub>                                 |
| V <sub>REF+</sub> Relative to V <sub>REF-</sub>                               |
| Average Output Current (Note 8) 150mA                                         |
| ESD Ratings                                                                   |
| Human Body Model Class 2 (Tested per JESD22-A114E) 2000V                      |
| Machine Model Class B (Tested per JESD22-A115-A) 200V                         |
| Charged Device Model Class IV 1000V                                           |
| Latch-Up                                                                      |
| (Tested per JESD-78B; Class 2, Level A)                                       |
| Output Current                                                                |

## **Thermal Information**

| Thermal Resistance (Typical)                 | θ <sub>JA</sub> (°C/W) | θ <sub>JC</sub> (°C/W) |
|----------------------------------------------|------------------------|------------------------|
| 16 Ld TDFN Package (Notes 6, 7)              | 36                     | 3                      |
| Max Power Dissipation at +25°C in Free Air . |                        | 2.8W                   |
| Max Power Dissipation at +25°C with Coppe    | r Plane                | 33.3W                  |
| Storage Temperature Range                    | 6                      | 5°C to +150°C          |
| Operating Junction Temp Range                | 40                     | 0°C to +125°C          |

## Maximum Recommended Operating Conditions

| Junction Temperature                                        | 40°C to +125°C                         |
|-------------------------------------------------------------|----------------------------------------|
| Supply Voltage, V <sub>DD</sub> Relative to V <sub>SS</sub> | OV to 16V                              |
| V <sub>REF-</sub> Relative to V <sub>SS</sub>               | +4.0V to V <sub>SS</sub>               |
| INVx (Note 4)                                               | V <sub>SS</sub> or V <sub>DD</sub>     |
| INnx (Note 5) Relative to V <sub>REF</sub>                  | V <sub>REF-</sub> to V <sub>REF+</sub> |
| V <sub>REF+</sub> Relative to V <sub>SS</sub> ,             | 3.0V to 10V                            |
| V <sub>REF+</sub> Relative to V <sub>REF-</sub> ,           | 3.0V to 10V                            |

CAUTION: Do not operate at or near the maximum ratings listed for extended periods of time. Exposure to such conditions may adversely impact product reliability and result in failures not covered by warranty.

#### NOTES:

- 4. Substitute INVA or INVB for INVx.
- 5. Substitute IN1A, IN2A, IN1B, or IN2B for INnx
- 6. θ<sub>JA</sub> is measured in free air with the component mounted on a high effective thermal conductivity test board with "direct attach" features. See Tech Brief <u>TB379</u> for details.
- 7. For  $\theta_{JC}$ , the "case temp" location is the center of the exposed metal pad on the package underside.
- 8. The average output current, when driving a power MOSFET or similar capacitive load, is the average of the **rectified** output current (sinking and sourcing). The peak output currents of this driver are self limiting by transconductance or r<sub>DS(ON)</sub> and do not required any external components to minimize the peaks. If the output is driving a non-capacitive load, such as an LED, maximum output current must be limited by external means to less than the specified absolute average output current.

**DC Electrical Specifications**  $V_{DD} = 12V$ , GND = 0V, No load on OUTA or OUTB, RDELA = RDELB = FDELA = FDELB = 0k $\Omega$  unless otherwise specified. **Boldface limits apply over the operating junction temperature range, -40** °C to +125 °C.

|                                                             |                  |                               | Tj              | = +25 | °C              | Tj = -40°C      |                 |       |
|-------------------------------------------------------------|------------------|-------------------------------|-----------------|-------|-----------------|-----------------|-----------------|-------|
| PARAMETERS                                                  | SYMBOL           | TEST CONDITIONS               | MIN<br>(Note 9) | ТҮР   | MAX<br>(Note 9) | MIN<br>(Note 9) | MAX<br>(Note 9) | UNITS |
| POWER SUPPLY                                                |                  |                               |                 |       |                 |                 |                 |       |
| Voltage Range (V <sub>DD</sub> relative to V <sub>SS)</sub> | V <sub>DD</sub>  |                               | -               | -     | -               | 4.5             | 16              | v     |
| V <sub>DD</sub> Quiescent Current                           |                  | INx = GND                     | -               | 5     | -               | -               | -               | mA    |
|                                                             | I <sub>DD</sub>  | INA = INB = 1MHz, square wave | -               | 25    |                 | -               | -               | mA    |
| V <sub>REF+</sub> AND V <sub>REF-</sub> BIAS                |                  | 1                             | ¥               | 1     |                 | 1               |                 | 1     |
| V <sub>REF+</sub> Relative to V <sub>SS</sub>               | V <sub>P-S</sub> |                               | 3               | -     | 10              | 3               | 10              | v     |
| V <sub>REF-</sub> Relative to V <sub>SS</sub>               | V <sub>N-S</sub> |                               | 0               | -     | 4               | 0               | 4               | v     |
| V <sub>REF+</sub> Relative to V <sub>REF-</sub>             | V <sub>P-N</sub> |                               | 3               | -     | 10              | 3               | 10              | v     |
| V <sub>REF+</sub> Quiescent Current                         | I <sub>PP</sub>  | V <sub>P-N</sub> = 12V        | -               | 200   | -               | 100             | 300             | μA    |
| UNDERVOLTAGE                                                |                  |                               |                 |       |                 |                 |                 |       |
| VDD Undervoltage Lock-out<br>(Note 11)                      | V <sub>UV</sub>  | INnx = True (Note 12)         | -               | 3.3   | -               | -               | -               | v     |
| Hysteresis                                                  |                  |                               | -               | ~25   | -               | -               | -               | mV    |

# ISL89367

**DC Electrical Specifications**  $V_{DD} = 12V$ , GND = 0V, No load on OUTA or OUTB, RDELA = RDELB = FDELA = FDELB = 0k $\Omega$  unless otherwise specified. **Boldface limits apply over the operating junction temperature range, -40** °C **to +125** °C. (Continued)

|                                                            |                                      |                                                               | Tj | = +25 | °C              | 40°C- = رT            | to +125°C       |       |
|------------------------------------------------------------|--------------------------------------|---------------------------------------------------------------|----|-------|-----------------|-----------------------|-----------------|-------|
| PARAMETERS                                                 | SYMBOL                               | MBOL TEST CONDITIONS                                          |    | түр   | MAX<br>(Note 9) | MIN<br>(Note 9)       | MAX<br>(Note 9) | UNITS |
| INPUTS                                                     | I                                    |                                                               |    |       |                 |                       |                 |       |
| Input Range for<br>IN1A, IN2A, IN1B, IN2B                  | V <sub>IN</sub>                      | $V_{IN}$ is referenced to $V_{REF}$ .                         | -  | -     | -               | Vref-                 | Vref+           | v     |
| Input Range for INVA, INVB                                 | V <sub>INV</sub>                     | V <sub>INV</sub> is referenced to V <sub>SS</sub>             | -  | -     | -               | V <sub>SS</sub>       | V <sub>DD</sub> | v     |
| Logic 0 Threshold for IN1A,<br>IN2A, IN1B, IN2B            | V <sub>IL</sub>                      | Nominally 37% x ((V <sub>REF+</sub> ) - (V <sub>REF-</sub> )) | -  | 37    | -               | 34                    | 40              | %     |
| Logic 1 Threshold for IN1A,<br>IN2A, IN1B, IN2B            | VIH                                  | Nominally 63% x ((V <sub>REF+</sub> ) - (V <sub>REF-</sub> )) | -  | 63    | -               | 60                    | 66              | %     |
| Logic 0 Threshold for INVA,<br>INVB                        | V <sub>ILV</sub>                     | $\rm V_{ILV}$ is referenced to $\rm V_{SS}$                   | -  | 0.9   | -               | 1                     | 1.2             | v     |
| Logic 1 Threshold for INVA,<br>INVB                        | V <sub>IHV</sub>                     | V <sub>IHV</sub> is referenced to V <sub>SS</sub>             | -  | 1.5   | -               | 1.5                   | 1.7             | v     |
| Input Capacitance of IN1A,<br>IN2A, IN1B, 1N2B, INVA, INVB | C <sub>IN</sub>                      |                                                               | -  | 2     | -               | -                     | -               | pF    |
| Input Bias Current for<br>IN1A, IN2A, IN1B, IN2B           | I <sub>IN</sub>                      | V <sub>REF-</sub> < V <sub>IN</sub> < V <sub>REF+</sub>       | -  | -     | -               | -10                   | +10             | μΑ    |
| Input Bias Current for INVA, INVB                          | I <sub>INV</sub>                     | V <sub>SS</sub> < V <sub>INV</sub> < V <sub>DD</sub>          | -  | -     | -               | -40                   | +40             | μΑ    |
| OUTPUTS                                                    |                                      |                                                               |    |       | I               | I                     |                 |       |
| High Level Output Voltage                                  | V <sub>OHA</sub> V <sub>OHB</sub>    |                                                               | -  | -     | -               | V <sub>DD</sub> - 0.1 | V <sub>DD</sub> | v     |
| Low Level Output Voltage                                   | V <sub>OLA</sub><br>V <sub>OLB</sub> |                                                               | -  | -     | -               | GND                   | GND + 0.1       | v     |
| Peak Output Source Current                                 | Ι <sub>Ο</sub>                       | V <sub>O</sub> (initial) = 0V, C <sub>LOAD</sub> = 10nF       | -  | -6    | -               | -                     | -               | Α     |
| Peak Output Sink Current                                   | ۱ <sub>0</sub>                       | V <sub>O</sub> (initial) = 12V, C <sub>LOAD</sub> = 10nF      | -  | +6    | -               | -                     | -               | Α     |

NOTES:

9. Compliance to datasheet limits is assured by one or more methods: production test, characterization and/or design.

10. This parameter is taken from the simulation models for the input FET. The actual capacitance on this input will be dominated by the PCB parasitic capacitance.

11. A 400µs delay further inhibits the release of the output state when the UV positive going threshold is crossed. See Figure 9.

12. The true state of a specific part number is defined by the input logic symbol.

**AC Electrical Specifications**  $V_{DD} = 12V$ , GND = 0V, No Load on OUTA or OUTB, RDELA = RDELB = FDELA = FDELB = 0k $\Omega$  unless otherwise specified. **Boldface limits apply over the operating junction temperature range, -40°C to +125°C.** 

|                                                     |                                           |                                         | Тј              | = +25 | °C              | -               | 40°C<br>25°C    |       |
|-----------------------------------------------------|-------------------------------------------|-----------------------------------------|-----------------|-------|-----------------|-----------------|-----------------|-------|
| PARAMETERS                                          | SYMBOL                                    | TEST CONDITIONS<br>/NOTES               | MIN<br>(Note 9) | ТҮР   | MAX<br>(Note 9) | MIN<br>(Note 9) | MAX<br>(Note 9) | UNITS |
| Output Rise Time (see Figure 4)                     | t <sub>R</sub>                            | C <sub>LOAD</sub> = 10nF,<br>10% to 90% | -               | 20    | -               | -               | 40              | ns    |
| Output Fall Time (see Figure 4)                     | t <sub>F</sub>                            | C <sub>LOAD</sub> = 10nF,<br>90% to 10% | -               | 20    | -               | -               | 40              | ns    |
| Output Rising Edge Propagation Delay (see Figure 3) | <sup>t</sup> rdlya,<br><sup>t</sup> rdlyb |                                         | -               | 25    | -               | -               | 50              | ns    |

**AC Electrical Specifications**  $V_{DD} = 12V$ , GND = 0V, No Load on OUTA or OUTB, RDELA = RDELB = FDELA = FDELB = 0k $\Omega$  unless otherwise specified. **Boldface limits apply over the operating junction temperature range, -40** °C **to +125**°C**. (Continued)** 

|                                                              |                                           |                                                    | Tj = +25°C      |     |                 | Tj = -40°C<br>to +125°C |                 |       |
|--------------------------------------------------------------|-------------------------------------------|----------------------------------------------------|-----------------|-----|-----------------|-------------------------|-----------------|-------|
| PARAMETERS                                                   | SYMBOL                                    | TEST CONDITIONS<br>/NOTES                          | MIN<br>(Note 9) | ТҮР | MAX<br>(Note 9) | MIN<br>(Note 9)         | MAX<br>(Note 9) | UNITS |
| Output Falling Edge Propagation Delay (see Figure 3)         | t <sub>fdlya,</sub><br>t <sub>fdlyb</sub> |                                                    | -               | 25  | -               | -                       | 50              | ns    |
| Rising Propagation Matching (see Figure 3)                   | t <sub>RM</sub>                           | RDELx = 0kΩ,<br>FDELx = 0kΩ                        | -               | <1  | -               | -                       | -               | ns    |
| Falling Propagation Matching (see Figure 3)                  | t <sub>FM</sub>                           | RDELx = 0kΩ,<br>FDELx = 0kΩ                        | -               | <1  | -               | -                       | -               | ns    |
| Rising Edge Timer Delay                                      |                                           | RDELx = 20kΩ,<br>No load                           | -               | 270 | -               | 237                     | 297             | ns    |
| (Note 13)                                                    | <sup>t</sup> rtdly                        | RDELx = 2.0kΩ,<br>No load                          | -               | 45  | -               | 29                      | 58              | ns    |
| Falling Edge Timer Delay                                     | _                                         | FDELx = 20kΩ,<br>No load                           | -               | 270 | -               | 237                     | 297             | ns    |
| (Note 13)                                                    | <sup>t</sup> TDLY                         | FDELx = $2.0k\Omega$ ,<br>No load                  | -               | 45  | -               | 29                      | 58              | ns    |
| Miller Plateau Sink Current<br>(See Test Circuit Figure 5)   | -I <sub>MP</sub>                          | V <sub>DD</sub> = 10V,<br>V <sub>MILLER</sub> = 5V | -               | 6   | -               | -                       | -               | Α     |
|                                                              | -I <sub>MP</sub>                          | V <sub>DD</sub> = 10V,<br>V <sub>MILLER</sub> = 3V | -               | 4.7 | -               | -                       | -               | Α     |
|                                                              | -I <sub>MP</sub>                          | V <sub>DD</sub> = 10V,<br>V <sub>MILLER</sub> = 2V | -               | 3.7 | -               | -                       | -               | Α     |
| Miller Plateau Source Current<br>(See Test Circuit Figure 6) | I <sub>MP</sub>                           | V <sub>DD</sub> = 10V,<br>V <sub>MILLER</sub> = 5V | -               | 5.2 | -               | -                       | -               | A     |
|                                                              | I <sub>MP</sub>                           | V <sub>DD</sub> = 10V,<br>V <sub>MILLER</sub> = 3V | -               | 5.8 | -               | -                       | -               | A     |
|                                                              | I <sub>MP</sub>                           | V <sub>DD</sub> = 10V,<br>V <sub>MILLER</sub> = 2V | -               | 6.9 | -               | -                       | -               | Α     |

NOTE:

13. Delays for timing resistors <  $2.0k\Omega$  or >  $20k\Omega$  are not specified and are not recommended. The resistors tolerances (including the boundary values of  $2.0k\Omega$  and  $20.0k\Omega$ ) are recommended to be 1% or better.

# **Test Waveforms and Circuits**



FIGURE 3. PROP DELAYS AND MATCHING







FIGURE 5. MILLER PLATEAU SINK CURRENT TEST CIRCUIT







FIGURE 7. MILLER PLATEAU SINK CURRENT



FIGURE 8. MILLER PLATEAU SOURCE CURRENT

## Test Waveforms and Circuits (Continued) **Rising VDD** This duration is dependan<u>t</u> on rise time of VDD 3.3V UV Threshold This duration is independent on rise time of VDD $10k\Omega$ to ground outputs controlled by outputs OUTA, OUTB **OUTPUT STATE** active low logical inputs Up to 400µs <1Ω to ground

FIGURE 9. START-UP SEQUENCE

# **Typical Performance Curves**



+125°C

12

+25°C

-40°C

16

#### 50 1.1 1.0 40 NO LOAD 0.9 10V 30 rds(on) (D) l<sub>DD</sub> (mA) 0.8 12V 20 5V 0.7 10 0.6 ᅆᄔ 0.5 0.6 0.4 0.8 1.0 1.2 1.4 1.6 1.8 2.0 0.2 -45 -20 5 30 55 80 105 130 FREQUENCY (MHz) TEMPERATURE (°C) FIGURE 12. I<sub>DD</sub> vs FREQUENCY (+25°C) FIGURE 13. rDS(ON) vs TEMPERATURE 25 30 TIME 10nF C PROPAGATION DELAY (ns) **OUTPUT FALLING PROP DELAY** 25 RISE/FALL TIME (ns) OUTPUT RISING PROP DELAY 20 RISE TIME, CLOAD = 10nF 20 15 ∟ -45 15 -20 5 30 55 80 105 130 5 9 11 13 15 TEMPERATURE (°C) VDD FIGURE 15. PROPAGATION DELAY vs VDD FIGURE 14. OUTPUT RISE/FALL TIMES





FIGURE 16. PROGRAMMABLE DELAY vs RDEL AND FDEL

# **Functional Description**

## **Overview**

Note: In the following discussion, when a lower case "n" or "x" is used in a pin name, the "n" can be replaced by "1" or "2" and "x" can be replaced by "A" or "B".

The ISL89367 drivers are designed specifically for Synchronous Rectifier (SR) applications but can also be used for any MOSFET driver application especially when a precision propagation time delay is required for the output rising for falling edge (or both).

The fast rising (or falling) output drive current of the ISL89367 minimizes the turn-on (or off) delay due to the input capacitance of the driven FET. The switching transition period at the Miller plateau is also minimized by the high amplitude drive currents. (See the specified Miller plateau currents in the AC Electrical Specifications on page 6).

The start-up sequence for is designed to prevent unexpected glitches when  $V_{DD}$  is being turned on or turned off. When  $V_{DD} < \sim 1V$ , an internal  $10k\Omega$  resistor connected between the output and ground, help to keep the gate voltage close to ground. When  $\sim 1V < V_{DD} < UV$ , both outputs are driven low while ignoring the logic inputs. This low state has the same current sinking capacity as during normal operation. This insures that the driven FETs are held off even if there is a switching voltage on the drains that can inject charge into the gates via the Miller capacitance. When  $V_{DD} > UVLO$ , and after a 400µs delay, the outputs now respond to the logic inputs. See Figure 9 for complete details.

For the negative transition of V<sub>DD</sub> through the UV lockout voltage, the outputs are active low when  $V_{DD} < \sim 3.2 V_{DC}$  regardless of the input logic states.

## **Input Logic Voltage Levels**

The input logic (INnx) has thresholds of 37% (falling input) and 63% (rising input). The maximum  $V_{REF+}$  relative to  $V_{REF-}$  is  $10V_{DC}$ . For typical 5V logic applications  $V_{REF+} = 5V$ ,  $V_{REF-} = 0V$ . In a similar manner, applications with 3.3V logic  $V_{REF+} = 3.3V$  and  $V_{REF-} = 0V$ . Note that the INVx inputs have TTL compatible thresholds, are  $V_{DD}$  tolerant, and do not have precision thresholds.

## **Programmable Delays**

The propagation time delays are programmed by resistors connected between RDELx or FDELx and VSS. A resistor connected to RDELx delays the rising edge of OUTx. Likewise, a resistor connected to FDELx delays the falling edge of OUTx. The resistors should be connected as close as possible to the pins to prevent noise coupling into these connections. In extremely noisy applications, it may be necessary to bypass the resistors with a 0.01µF or smaller decoupling capacitor. The time delay varies linearly between ~40ns and ~265ns for values from  $2k\Omega$  to  $20k\Omega$ . If no time delay is required, short RDELx and FDELx to VSS. Programmed delays for resistor values <2k are not specified or recommended. Resistor values >20k are also not recommended.

## **Delays Greater than 270ns**

For application requiring delay durations longer than 270ns, the ISL89367 also offers a solution. The input logic pins have precision thresholds which are designed for precision time delays of either the rising of falling edge of OUTx by using the time constant of a resistor and capacitor. The logic inputs pins of the driver, INnx, are connected to the positive inputs of the input comparators. The positive and negative transition threshold voltages are established on the negative inputs of these comparator by a resistor divider that is biased by  $V_{REF+}$  and  $V_{REF-}$ . If  $V_{REF+}$  is connected to the ground of the input logic and if  $V_{REF-}$  is connected to the ground of the input logic, then the threshold transitions are proportional to the bias voltage of the input logic. Consequently, the time delays are independent of the accuracy of the input logic bias voltage.

Figure 17 illustrates a circuit that is used to delay the rising edge of OUTA relative to the rising edge of the signal source. The value of C should also be substantially larger than the input capacitance of the input pin of the ISL89367, the parasitic capacitance associated with the traces, and the output capacitance,  $C_{DS}$  of the signal FET Q1.

If the signal source is TTL or open drain,  $\mathbf{R}_{a}$  is required but not for CMOS.

The calculation of the rising delay is simply shown by Equation 1:

$$\mathbf{t}_{\text{delay}} = \mathbf{R}_{\mathbf{b}} \times \mathbf{C} \tag{EQ. 1}$$

This is a consequence of the 37%/63% thresholds.



FIGURE 17. RISING OUTA TIME DELAY



FIGURE 18. FALLING OUTA TIME DELAY

Figure 18 is used to delay the falling edge of OUTx. In this case the rising time constant is  $\rm R_b\,x\,C.$ 

## **Logic States**

The combinational control logic of the ISL89367 is very flexible. The state of OUTx is the ANDed logic of both inputs, IN1x and IN2x. The INVx input to the exclusive-OR gate is used to invert the logic state of OUTx. Frequently, for SR applications, it is desirable to have a logic control that can force OUTA = 0 for the purpose of diode emulation. This "enable" control input can be either of the IN1x or IN2x inputs of one channel. In Figure 1 on page 1, IN1A is used as the enabled input for channel A. When this input is tied to V<sub>REF+</sub>, OUTA follows the state of IN2x. If INA1 is connected to V<sub>REF-</sub>, with INVA = 0, OUTA remains low no matter what state IN2A is in.

## Paralleling Outputs to Double the Peak Drive Currents

The typical propagation matching of the ISL89367 is less than 1ns. Note that the propagation matching is only valid when FDELA = RDELA =  $Ok\Omega$  and FDELB =  $RDELB = Ok\Omega$ . The matching is so precise that carefully matched and calibrated scopes probes and scope channels must be used to make this measurement. Because of this excellent performance, these driver outputs can be safely paralleled to double the current drive capacity. It is important that the INA and INB inputs be connected together on the PCB with the shortest possible trace. This is also required of OUTA and OUTB.

## **Power Dissipation and Die Temp**

The following is an example of how to calculate the power dissipated by the ISL89367 driver. These calculations are intended to give an approximate temperature rise of the die junction. Because operating conditions such as air flow can influence the actual temperatures, it is absolutely necessary to confirm the operating temperatures in a specific application by measuring the ISL89367 temperatures with an infra-red temperature sensor or camera. Using a thermal couple to measure the temperature of small devices is not recommended because the thermal couple wire will act as a heat sink reducing the temperature of the measured device to values less than what will actually occur. See Tech Brief TB379 for more information.



Figure 19 illustrates how the gate charge varies with gate voltage,  $V_{GS}$ , and the  $V_{DS}$  of the driven MOSFET. Because an SR is switched on and off when  $V_{DS} = 0$  and if we use  $V_{GS} = 12V$ , from the graph,  $Q_G = 13.5$ nC. In this example the dissipation of the driver with frequency = 1MHz is shown by Equation 2:

$$P_{gate} = 2 \times Qg \times freq \times V_{GS}$$
(EQ. 2)  
= 2 \times 17 nC \times 1MHz \times 12  
= 0.408W

Notice that the dissipation of the driver is not a function of the peak drive rating of the driver. Also if an external gate resistor is used to limit the peak current output, the dissipation is proportionally shared between the value of the gate resistor and the  $r_{DS(ON)}$  of the ISL89367 output.

Another parameter that must be considered is the dissipation resulting from the bias current at the frequency of operation. For the ISL89367 the bias current @  $V_{DD}$  = 12V and 1MHz is 24mA.

$$P_{bias} = V_{DS} \times I_{bias} = 12V \times 24mA = 0.288W$$
 (EQ. 3)

$$P_{total} = P_{gate} + P_{bias} + 0.408W + 0.288W = 0.696W$$
 (EQ. 4)

The Thermal impedances of the ISL89367 are:

$$\theta_{JC} = 3 \circ C/W$$

$$\theta_{JA} = 36 \,^{\circ} \, C/W$$

The temperature rise is:

$$T_{riseJC} = \theta_{JC} \times P_{total} = 2.09 \Delta C$$
 (EQ. 5)

 $T_{riseJC}$  is the temperature rise referenced to the temperature of the PCB ground plane under the part.

$$\mathbf{T}_{riseJA} = \theta_{JA} \times \mathbf{P}_{total} = \mathbf{25} \triangle \mathbf{C}$$
(EQ. 6)

In this example the temperature rise is relatively small for  $\theta_{JC}$  and  $\theta_{JA}$ . Obviously the ISL89367 could drive significantly larger FETs than what is used in this example.

## **Output Current Rating**

While the ISL89367 has a very high peak output current rating of 6A sourcing and sinking, there are limitations to the average output current. With the high peak output current of the ISL89367, it is tempting to use the driver as a general purpose switch to drive loads that are not capacitive as are the gates of MOSFETs. It is important to note that the maximum average output current rating of the ISL89367 of 150mA must not be overlooked. While this value seems low, it is more than adequate to drive very high gate charge values at high frequencies.

The average output current (sinking or sourcing) into a capacitive load is:

Iavg = Qg x freq

or Qg =  $I_{avg}/freq$ 

for a frequency of 1MHz and for the maximum average current of 150mA:

$$Q_{g} = 150 \text{mA}/1\text{MHz} = 150 \text{nC}$$
 (EQ. 7)

This charge is approximately 10x the value of the gate charge as in the example of Figure 2 on page 1. Obviously, with lower frequencies, this margin is even greater. It is likely that the greater limitation of driving a large capacitive load could be the power dissipation. If the driver dissipation is recalculated with a value of 150nC, then:

 $\mathbf{P_{gate}} = \mathbf{2} \times \mathbf{150nC} \times \mathbf{1MHz} \times \mathbf{12V} = \mathbf{3.6W} \tag{EQ. 8}$ 

 $T_{riseJA} = 33 \times 3.6W = 119 \Delta C$  (EQ. 9)

# **PCB Layout Guidelines**

The AC performance of the ISL89367 depends significantly on the design of the PC board. The following layout design guidelines are recommended to achieve optimum performance:

- Place the driver as close as possible to the driven power FET.
- Understand where the switching power currents flow. The high amplitude di/dt currents of the driven power FET will induce significant voltage transients on the associated traces.
- Keep power loops as short as possible by paralleling the source and return traces.
- Use planes where practical; they are usually more effective than parallel traces.
- Avoid paralleling high amplitude di/dt traces with low level signal lines. High di/dt will induce currents and consequently, noise voltages in the low level signal lines.
- When practical, minimize impedances in low level signal circuits. The noise, magnetically induced on a 10k resistor, is 10x larger than the noise on a 1k resistor.
- Be aware of magnetic fields emanating from transformers and inductors. Gaps in these structures are especially bad for emitting flux.
- If you must have traces close to magnetic devices, align the traces so that they are parallel to the flux lines to minimize coupling.
- The use of low inductance components such as chip resistors and chip capacitors is highly recommended.
- Use decoupling capacitors to reduce the influence of parasitic inductance in the VDD and GND leads. To be effective, these caps must also have the shortest possible conduction paths. If vias are used, connect several paralleled vias to reduce the inductance of the vias.

- It may be necessary to add resistance to dampen resonating parasitic circuits especially on OUTA and OUTB. If an external gate resistor is unacceptable, then the layout must be improved to minimize lead inductance.
- Keep high dv/dt nodes away from low level circuits. Guard banding can be used to shunt away dv/dt injected currents from sensitive circuits. This is especially true for control circuits that source the input signals to the ISL89367.
- Avoid having a signal ground plane under a high amplitude dv/dt circuit. This will inject di/dt currents into the signal ground paths.
- Do power dissipation and voltage drop calculations of the power traces. Many PCB/CAD programs have built in tools for calculation of trace resistance.
- Large power components (Power FETs, Electrolytic caps, power resistors, etc.) will have internal parasitic inductance which cannot be eliminated. This must be accounted for in the PCB layout and circuit

design.

• If you simulate your circuits, consider including parasitic components especially parasitic inductance.

## EPAD Heatsinking Considerations

The thermal pad is electrically connected to the GND supply through the IC substrate. The EPAD of the ISL89367 has two main functions: to provide a quiet GND for the input threshold comparators and to provide heat sinking for the IC. The EPAD must be connected to a ground plane and no switching currents from the driven FET should pass through the ground plane under the IC.

Figure 20 is a PCB layout example of how to use vias to remove heat from the IC through the EPAD.



FIGURE 20. TYPICAL PCB PATTERN FOR THERMAL VIAS

For maximum heatsinking, it is recommended that a ground plane, connected to the EPAD, be added to both sides of the PCB. A via array, within the area of the EPAD, will conduct heat from the EPAD to the GND plane on the bottom layer. The number of vias and the size of the GND planes required for adequate heatsinking is determined by the power dissipated by the ISL89367, the air flow and the maximum temperature of the air around the IC.

# **Revision History**

The revision history provided is for informational purposes only and is believed to be accurate, but not warranted. Please go to web to make sure you have the latest revision.

| DATE             | REVISION | CHANGE                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
|------------------|----------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| October 2, 2012  | FN7727.1 | <ul> <li>(page 1) Related literature added (AN1603)</li> <li>(page 1) Last paragraph of the product description is changed to better describe the improved turn on characteristics.</li> <li>(page 1) Features list is revised to improve readability and to add new product specific features.</li> <li>(page 4) Note and figure references are added to the VDD Under-voltage lock-out parameter.</li> <li>(page 4) Thermal Information, removed Pb-Free Reflow link.</li> <li>(page 5) Note 11 is revised to more clearly describe the turn-on characteristics.</li> <li>(page 6) Test conditions added to the rising and falling propagation matching parameters.</li> <li>(page 8) Figure 9 added to clearly define the startup characteristics.</li> <li>(page 10) The paragraphs of the Functional Description Overview describing the turn-on sequence is replaced by 3 paragraphs to more clearly describe the under voltage and turn-on and turn-off characteristics.</li> <li>(page 11) A new section is added to the application information describing how the drivers outputs can be paralleled.</li> </ul> |
| January 31, 2011 | FN7727.0 | Initial Release                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |

# **Products**

Intersil Corporation is a leader in the design and manufacture of high-performance analog semiconductors. The Company's products address some of the industry's fastest growing markets, such as, flat panel displays, cell phones, handheld products, and notebooks. Intersil's product families address power management and analog signal processing functions. Go to <u>www.intersil.com/products</u> for a complete list of Intersil product families.

For a complete listing of Applications, Related Documentation and Related Parts, please see the respective product information page. Also, please check the product information page to ensure that you have the most updated datasheet: <u>ISL89367</u>

To report errors or suggestions for this datasheet, please go to: www.intersil.com/askourstaff

FITs are available from our website at: http://rel.intersil.com/reports/search.php

For additional products, see <u>www.intersil.com/product\_tree</u>

Intersil products are manufactured, assembled and tested utilizing ISO9001 quality systems as noted in the quality certifications found at www.intersil.com/design/quality

Intersil products are sold by description only. Intersil Corporation reserves the right to make changes in circuit design, software and/or specifications at any time without notice. Accordingly, the reader is cautioned to verify that data sheets are current before placing orders. Information furnished by Intersil is believed to be accurate and reliable. However, no responsibility is assumed by Intersil or its subsidiaries for its use; nor for any infringements of patents or other rights of third parties which may result from its use. No license is granted by implication or otherwise under any patent or patent rights of Intersil or its subsidiaries.

For information regarding Intersil Corporation and its products, see www.intersil.com

# Package Outline Drawing

## L16.5x3

16 LEAD THIN DUAL FLAT NO-LEAD PLASTIC PACKAGE Rev 0, 05/07







NOTES:

- 1. Dimensions are in millimeters. Dimensions in ( ) for Reference Only.
- 2. Dimensioning and tolerancing conform to AMSE Y14.5m-1994.
- 3. Unless otherwise specified, tolerance : Decimal  $\pm 0.05$
- 4. Dimension b applies to the metallized terminal and is measured between 0.18mm and 0.30mm from the terminal tip.
- 5. Tiebar shown (if present) is a non-functional feature.
- 6. The configuration of the pin #1 identifier is optional, but must be located within the zone indicated. The pin #1 indentifier may be either a mold or mark feature.